2 * linux/arch/arm/kernel/setup.c
4 * Copyright (C) 1995-2001 Russell King
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 #include <linux/export.h>
11 #include <linux/kernel.h>
12 #include <linux/stddef.h>
13 #include <linux/ioport.h>
14 #include <linux/delay.h>
15 #include <linux/utsname.h>
16 #include <linux/initrd.h>
17 #include <linux/console.h>
18 #include <linux/bootmem.h>
19 #include <linux/seq_file.h>
20 #include <linux/screen_info.h>
21 #include <linux/of_platform.h>
22 #include <linux/init.h>
23 #include <linux/kexec.h>
24 #include <linux/of_fdt.h>
25 #include <linux/cpu.h>
26 #include <linux/interrupt.h>
27 #include <linux/smp.h>
28 #include <linux/proc_fs.h>
29 #include <linux/memblock.h>
30 #include <linux/bug.h>
31 #include <linux/compiler.h>
32 #include <linux/sort.h>
34 #include <asm/unified.h>
37 #include <asm/cputype.h>
39 #include <asm/procinfo.h>
40 #include <asm/sections.h>
41 #include <asm/setup.h>
42 #include <asm/smp_plat.h>
43 #include <asm/mach-types.h>
44 #include <asm/cacheflush.h>
45 #include <asm/cachetype.h>
46 #include <asm/tlbflush.h>
49 #include <asm/mach/arch.h>
50 #include <asm/mach/irq.h>
51 #include <asm/mach/time.h>
52 #include <asm/system_info.h>
53 #include <asm/system_misc.h>
54 #include <asm/traps.h>
55 #include <asm/unwind.h>
56 #include <asm/memblock.h>
62 #if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
65 static int __init
fpe_setup(char *line
)
67 memcpy(fpe_type
, line
, 8);
71 __setup("fpe=", fpe_setup
);
74 extern void paging_init(struct machine_desc
*desc
);
75 extern void sanity_check_meminfo(void);
76 extern void reboot_setup(char *str
);
77 extern void setup_dma_zone(struct machine_desc
*desc
);
79 unsigned int processor_id
;
80 EXPORT_SYMBOL(processor_id
);
81 unsigned int __machine_arch_type __read_mostly
;
82 EXPORT_SYMBOL(__machine_arch_type
);
83 unsigned int cacheid __read_mostly
;
84 EXPORT_SYMBOL(cacheid
);
86 unsigned int __atags_pointer __initdata
;
88 unsigned int system_rev
;
89 EXPORT_SYMBOL(system_rev
);
91 unsigned int system_serial_low
;
92 EXPORT_SYMBOL(system_serial_low
);
94 unsigned int system_serial_high
;
95 EXPORT_SYMBOL(system_serial_high
);
97 unsigned int elf_hwcap __read_mostly
;
98 EXPORT_SYMBOL(elf_hwcap
);
102 struct processor processor __read_mostly
;
105 struct cpu_tlb_fns cpu_tlb __read_mostly
;
108 struct cpu_user_fns cpu_user __read_mostly
;
111 struct cpu_cache_fns cpu_cache __read_mostly
;
113 #ifdef CONFIG_OUTER_CACHE
114 struct outer_cache_fns outer_cache __read_mostly
;
115 EXPORT_SYMBOL(outer_cache
);
119 * Cached cpu_architecture() result for use by assembler code.
120 * C code should use the cpu_architecture() function instead of accessing this
123 int __cpu_architecture __read_mostly
= CPU_ARCH_UNKNOWN
;
129 } ____cacheline_aligned
;
131 static struct stack stacks
[NR_CPUS
];
133 char elf_platform
[ELF_PLATFORM_SIZE
];
134 EXPORT_SYMBOL(elf_platform
);
136 static const char *cpu_name
;
137 static const char *machine_name
;
138 static char __initdata cmd_line
[COMMAND_LINE_SIZE
];
139 struct machine_desc
*machine_desc __initdata
;
141 static union { char c
[4]; unsigned long l
; } endian_test __initdata
= { { 'l', '?', '?', 'b' } };
142 #define ENDIANNESS ((char)endian_test.l)
144 DEFINE_PER_CPU(struct cpuinfo_arm
, cpu_data
);
147 * Standard memory resources
149 static struct resource mem_res
[] = {
154 .flags
= IORESOURCE_MEM
157 .name
= "Kernel code",
160 .flags
= IORESOURCE_MEM
163 .name
= "Kernel data",
166 .flags
= IORESOURCE_MEM
170 #define video_ram mem_res[0]
171 #define kernel_code mem_res[1]
172 #define kernel_data mem_res[2]
174 static struct resource io_res
[] = {
179 .flags
= IORESOURCE_IO
| IORESOURCE_BUSY
185 .flags
= IORESOURCE_IO
| IORESOURCE_BUSY
191 .flags
= IORESOURCE_IO
| IORESOURCE_BUSY
195 #define lp0 io_res[0]
196 #define lp1 io_res[1]
197 #define lp2 io_res[2]
199 static const char *proc_arch
[] = {
219 static int __get_cpu_architecture(void)
223 if ((read_cpuid_id() & 0x0008f000) == 0) {
224 cpu_arch
= CPU_ARCH_UNKNOWN
;
225 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
226 cpu_arch
= (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T
: CPU_ARCH_ARMv3
;
227 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
228 cpu_arch
= (read_cpuid_id() >> 16) & 7;
230 cpu_arch
+= CPU_ARCH_ARMv3
;
231 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
234 /* Revised CPUID format. Read the Memory Model Feature
235 * Register 0 and check for VMSAv7 or PMSAv7 */
236 asm("mrc p15, 0, %0, c0, c1, 4"
238 if ((mmfr0
& 0x0000000f) >= 0x00000003 ||
239 (mmfr0
& 0x000000f0) >= 0x00000030)
240 cpu_arch
= CPU_ARCH_ARMv7
;
241 else if ((mmfr0
& 0x0000000f) == 0x00000002 ||
242 (mmfr0
& 0x000000f0) == 0x00000020)
243 cpu_arch
= CPU_ARCH_ARMv6
;
245 cpu_arch
= CPU_ARCH_UNKNOWN
;
247 cpu_arch
= CPU_ARCH_UNKNOWN
;
252 int __pure
cpu_architecture(void)
254 BUG_ON(__cpu_architecture
== CPU_ARCH_UNKNOWN
);
256 return __cpu_architecture
;
259 static int cpu_has_aliasing_icache(unsigned int arch
)
262 unsigned int id_reg
, num_sets
, line_size
;
264 /* PIPT caches never alias. */
265 if (icache_is_pipt())
268 /* arch specifies the register format */
271 asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
272 : /* No output operands */
275 asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
277 line_size
= 4 << ((id_reg
& 0x7) + 2);
278 num_sets
= ((id_reg
>> 13) & 0x7fff) + 1;
279 aliasing_icache
= (line_size
* num_sets
) > PAGE_SIZE
;
282 aliasing_icache
= read_cpuid_cachetype() & (1 << 11);
285 /* I-cache aliases will be handled by D-cache aliasing code */
289 return aliasing_icache
;
292 static void __init
cacheid_init(void)
294 unsigned int arch
= cpu_architecture();
296 if (arch
>= CPU_ARCH_ARMv6
) {
297 unsigned int cachetype
= read_cpuid_cachetype();
298 if ((cachetype
& (7 << 29)) == 4 << 29) {
299 /* ARMv7 register format */
300 arch
= CPU_ARCH_ARMv7
;
301 cacheid
= CACHEID_VIPT_NONALIASING
;
302 switch (cachetype
& (3 << 14)) {
304 cacheid
|= CACHEID_ASID_TAGGED
;
307 cacheid
|= CACHEID_PIPT
;
311 arch
= CPU_ARCH_ARMv6
;
312 if (cachetype
& (1 << 23))
313 cacheid
= CACHEID_VIPT_ALIASING
;
315 cacheid
= CACHEID_VIPT_NONALIASING
;
317 if (cpu_has_aliasing_icache(arch
))
318 cacheid
|= CACHEID_VIPT_I_ALIASING
;
320 cacheid
= CACHEID_VIVT
;
323 printk("CPU: %s data cache, %s instruction cache\n",
324 cache_is_vivt() ? "VIVT" :
325 cache_is_vipt_aliasing() ? "VIPT aliasing" :
326 cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
327 cache_is_vivt() ? "VIVT" :
328 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
329 icache_is_vipt_aliasing() ? "VIPT aliasing" :
330 icache_is_pipt() ? "PIPT" :
331 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
335 * These functions re-use the assembly code in head.S, which
336 * already provide the required functionality.
338 extern struct proc_info_list
*lookup_processor_type(unsigned int);
340 void __init
early_print(const char *str
, ...)
342 extern void printascii(const char *);
347 vsnprintf(buf
, sizeof(buf
), str
, ap
);
350 #ifdef CONFIG_DEBUG_LL
356 static void __init
cpuid_init_hwcaps(void)
358 unsigned int divide_instrs
;
360 if (cpu_architecture() < CPU_ARCH_ARMv7
)
363 divide_instrs
= (read_cpuid_ext(CPUID_EXT_ISAR0
) & 0x0f000000) >> 24;
365 switch (divide_instrs
) {
367 elf_hwcap
|= HWCAP_IDIVA
;
369 elf_hwcap
|= HWCAP_IDIVT
;
373 static void __init
feat_v6_fixup(void)
375 int id
= read_cpuid_id();
377 if ((id
& 0xff0f0000) != 0x41070000)
381 * HWCAP_TLS is available only on 1136 r1p0 and later,
382 * see also kuser_get_tls_init.
384 if ((((id
>> 4) & 0xfff) == 0xb36) && (((id
>> 20) & 3) == 0))
385 elf_hwcap
&= ~HWCAP_TLS
;
389 * cpu_init - initialise one CPU.
391 * cpu_init sets up the per-CPU stacks.
393 void notrace
cpu_init(void)
395 unsigned int cpu
= smp_processor_id();
396 struct stack
*stk
= &stacks
[cpu
];
398 if (cpu
>= NR_CPUS
) {
399 printk(KERN_CRIT
"CPU%u: bad primary CPU number\n", cpu
);
404 * This only works on resume and secondary cores. For booting on the
405 * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
407 set_my_cpu_offset(per_cpu_offset(cpu
));
412 * Define the placement constraint for the inline asm directive below.
413 * In Thumb-2, msr with an immediate value is not allowed.
415 #ifdef CONFIG_THUMB2_KERNEL
422 * setup stacks for re-entrant exception handlers
426 "add r14, %0, %2\n\t"
429 "add r14, %0, %4\n\t"
432 "add r14, %0, %6\n\t"
437 PLC (PSR_F_BIT
| PSR_I_BIT
| IRQ_MODE
),
438 "I" (offsetof(struct stack
, irq
[0])),
439 PLC (PSR_F_BIT
| PSR_I_BIT
| ABT_MODE
),
440 "I" (offsetof(struct stack
, abt
[0])),
441 PLC (PSR_F_BIT
| PSR_I_BIT
| UND_MODE
),
442 "I" (offsetof(struct stack
, und
[0])),
443 PLC (PSR_F_BIT
| PSR_I_BIT
| SVC_MODE
)
447 int __cpu_logical_map
[NR_CPUS
];
449 void __init
smp_setup_processor_id(void)
452 u32 mpidr
= is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK
: 0;
453 u32 cpu
= MPIDR_AFFINITY_LEVEL(mpidr
, 0);
455 cpu_logical_map(0) = cpu
;
456 for (i
= 1; i
< nr_cpu_ids
; ++i
)
457 cpu_logical_map(i
) = i
== cpu
? 0 : i
;
459 printk(KERN_INFO
"Booting Linux on physical CPU 0x%x\n", mpidr
);
462 static void __init
setup_processor(void)
464 struct proc_info_list
*list
;
467 * locate processor in the list of supported processor
468 * types. The linker builds this table for us from the
469 * entries in arch/arm/mm/proc-*.S
471 list
= lookup_processor_type(read_cpuid_id());
473 printk("CPU configuration botched (ID %08x), unable "
474 "to continue.\n", read_cpuid_id());
478 cpu_name
= list
->cpu_name
;
479 __cpu_architecture
= __get_cpu_architecture();
482 processor
= *list
->proc
;
485 cpu_tlb
= *list
->tlb
;
488 cpu_user
= *list
->user
;
491 cpu_cache
= *list
->cache
;
494 printk("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
495 cpu_name
, read_cpuid_id(), read_cpuid_id() & 15,
496 proc_arch
[cpu_architecture()], cr_alignment
);
498 snprintf(init_utsname()->machine
, __NEW_UTS_LEN
+ 1, "%s%c",
499 list
->arch_name
, ENDIANNESS
);
500 snprintf(elf_platform
, ELF_PLATFORM_SIZE
, "%s%c",
501 list
->elf_name
, ENDIANNESS
);
502 elf_hwcap
= list
->elf_hwcap
;
506 #ifndef CONFIG_ARM_THUMB
507 elf_hwcap
&= ~(HWCAP_THUMB
| HWCAP_IDIVT
);
516 void __init
dump_machine_table(void)
518 struct machine_desc
*p
;
520 early_print("Available machine support:\n\nID (hex)\tNAME\n");
521 for_each_machine_desc(p
)
522 early_print("%08x\t%s\n", p
->nr
, p
->name
);
524 early_print("\nPlease check your kernel config and/or bootloader.\n");
527 /* can't use cpu_relax() here as it may require MMU setup */;
530 int __init
arm_add_memory(phys_addr_t start
, phys_addr_t size
)
532 struct membank
*bank
= &meminfo
.bank
[meminfo
.nr_banks
];
534 if (meminfo
.nr_banks
>= NR_BANKS
) {
535 printk(KERN_CRIT
"NR_BANKS too low, "
536 "ignoring memory at 0x%08llx\n", (long long)start
);
541 * Ensure that start/size are aligned to a page boundary.
542 * Size is appropriately rounded down, start is rounded up.
544 size
-= start
& ~PAGE_MASK
;
545 bank
->start
= PAGE_ALIGN(start
);
547 #ifndef CONFIG_ARM_LPAE
548 if (bank
->start
+ size
< bank
->start
) {
549 printk(KERN_CRIT
"Truncating memory at 0x%08llx to fit in "
550 "32-bit physical address space\n", (long long)start
);
552 * To ensure bank->start + bank->size is representable in
553 * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
554 * This means we lose a page after masking.
556 size
= ULONG_MAX
- bank
->start
;
560 bank
->size
= size
& ~(phys_addr_t
)(PAGE_SIZE
- 1);
563 * Check whether this memory region has non-zero size or
564 * invalid node number.
574 * Pick out the memory size. We look for mem=size@start,
575 * where start and size are "size[KkMm]"
577 static int __init
early_mem(char *p
)
579 static int usermem __initdata
= 0;
585 * If the user specifies memory size, we
586 * blow away any automatically generated
591 meminfo
.nr_banks
= 0;
595 size
= memparse(p
, &endp
);
597 start
= memparse(endp
+ 1, NULL
);
599 arm_add_memory(start
, size
);
603 early_param("mem", early_mem
);
605 static void __init
request_standard_resources(struct machine_desc
*mdesc
)
607 struct memblock_region
*region
;
608 struct resource
*res
;
610 kernel_code
.start
= virt_to_phys(_text
);
611 kernel_code
.end
= virt_to_phys(_etext
- 1);
612 kernel_data
.start
= virt_to_phys(_sdata
);
613 kernel_data
.end
= virt_to_phys(_end
- 1);
615 for_each_memblock(memory
, region
) {
616 res
= alloc_bootmem_low(sizeof(*res
));
617 res
->name
= "System RAM";
618 res
->start
= __pfn_to_phys(memblock_region_memory_base_pfn(region
));
619 res
->end
= __pfn_to_phys(memblock_region_memory_end_pfn(region
)) - 1;
620 res
->flags
= IORESOURCE_MEM
| IORESOURCE_BUSY
;
622 request_resource(&iomem_resource
, res
);
624 if (kernel_code
.start
>= res
->start
&&
625 kernel_code
.end
<= res
->end
)
626 request_resource(res
, &kernel_code
);
627 if (kernel_data
.start
>= res
->start
&&
628 kernel_data
.end
<= res
->end
)
629 request_resource(res
, &kernel_data
);
632 if (mdesc
->video_start
) {
633 video_ram
.start
= mdesc
->video_start
;
634 video_ram
.end
= mdesc
->video_end
;
635 request_resource(&iomem_resource
, &video_ram
);
639 * Some machines don't have the possibility of ever
640 * possessing lp0, lp1 or lp2
642 if (mdesc
->reserve_lp0
)
643 request_resource(&ioport_resource
, &lp0
);
644 if (mdesc
->reserve_lp1
)
645 request_resource(&ioport_resource
, &lp1
);
646 if (mdesc
->reserve_lp2
)
647 request_resource(&ioport_resource
, &lp2
);
650 #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
651 struct screen_info screen_info
= {
652 .orig_video_lines
= 30,
653 .orig_video_cols
= 80,
654 .orig_video_mode
= 0,
655 .orig_video_ega_bx
= 0,
656 .orig_video_isVGA
= 1,
657 .orig_video_points
= 8
661 static int __init
customize_machine(void)
664 * customizes platform devices, or adds new ones
665 * On DT based machines, we fall back to populating the
666 * machine from the device tree, if no callback is provided,
667 * otherwise we would always need an init_machine callback.
669 if (machine_desc
->init_machine
)
670 machine_desc
->init_machine();
673 of_platform_populate(NULL
, of_default_bus_match_table
,
678 arch_initcall(customize_machine
);
680 static int __init
init_machine_late(void)
682 if (machine_desc
->init_late
)
683 machine_desc
->init_late();
686 late_initcall(init_machine_late
);
689 static inline unsigned long long get_total_mem(void)
693 total
= max_low_pfn
- min_low_pfn
;
694 return total
<< PAGE_SHIFT
;
698 * reserve_crashkernel() - reserves memory are for crash kernel
700 * This function reserves memory area given in "crashkernel=" kernel command
701 * line parameter. The memory reserved is used by a dump capture kernel when
702 * primary kernel is crashing.
704 static void __init
reserve_crashkernel(void)
706 unsigned long long crash_size
, crash_base
;
707 unsigned long long total_mem
;
710 total_mem
= get_total_mem();
711 ret
= parse_crashkernel(boot_command_line
, total_mem
,
712 &crash_size
, &crash_base
);
716 ret
= reserve_bootmem(crash_base
, crash_size
, BOOTMEM_EXCLUSIVE
);
718 printk(KERN_WARNING
"crashkernel reservation failed - "
719 "memory is in use (0x%lx)\n", (unsigned long)crash_base
);
723 printk(KERN_INFO
"Reserving %ldMB of memory at %ldMB "
724 "for crashkernel (System RAM: %ldMB)\n",
725 (unsigned long)(crash_size
>> 20),
726 (unsigned long)(crash_base
>> 20),
727 (unsigned long)(total_mem
>> 20));
729 crashk_res
.start
= crash_base
;
730 crashk_res
.end
= crash_base
+ crash_size
- 1;
731 insert_resource(&iomem_resource
, &crashk_res
);
734 static inline void reserve_crashkernel(void) {}
735 #endif /* CONFIG_KEXEC */
737 static int __init
meminfo_cmp(const void *_a
, const void *_b
)
739 const struct membank
*a
= _a
, *b
= _b
;
740 long cmp
= bank_pfn_start(a
) - bank_pfn_start(b
);
741 return cmp
< 0 ? -1 : cmp
> 0 ? 1 : 0;
744 void __init
hyp_mode_check(void)
746 #ifdef CONFIG_ARM_VIRT_EXT
747 if (is_hyp_mode_available()) {
748 pr_info("CPU: All CPU(s) started in HYP mode.\n");
749 pr_info("CPU: Virtualization extensions available.\n");
750 } else if (is_hyp_mode_mismatched()) {
751 pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
752 __boot_cpu_mode
& MODE_MASK
);
753 pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
755 pr_info("CPU: All CPU(s) started in SVC mode.\n");
759 void __init
setup_arch(char **cmdline_p
)
761 struct machine_desc
*mdesc
;
764 mdesc
= setup_machine_fdt(__atags_pointer
);
766 mdesc
= setup_machine_tags(__atags_pointer
, __machine_arch_type
);
767 machine_desc
= mdesc
;
768 machine_name
= mdesc
->name
;
770 setup_dma_zone(mdesc
);
772 if (mdesc
->restart_mode
)
773 reboot_setup(&mdesc
->restart_mode
);
775 init_mm
.start_code
= (unsigned long) _text
;
776 init_mm
.end_code
= (unsigned long) _etext
;
777 init_mm
.end_data
= (unsigned long) _edata
;
778 init_mm
.brk
= (unsigned long) _end
;
780 /* populate cmd_line too for later use, preserving boot_command_line */
781 strlcpy(cmd_line
, boot_command_line
, COMMAND_LINE_SIZE
);
782 *cmdline_p
= cmd_line
;
786 sort(&meminfo
.bank
, meminfo
.nr_banks
, sizeof(meminfo
.bank
[0]), meminfo_cmp
, NULL
);
787 sanity_check_meminfo();
788 arm_memblock_init(&meminfo
, mdesc
);
791 request_standard_resources(mdesc
);
794 arm_pm_restart
= mdesc
->restart
;
796 unflatten_device_tree();
798 arm_dt_init_cpu_maps();
801 smp_set_ops(mdesc
->smp
);
809 reserve_crashkernel();
811 #ifdef CONFIG_MULTI_IRQ_HANDLER
812 handle_arch_irq
= mdesc
->handle_irq
;
816 #if defined(CONFIG_VGA_CONSOLE)
817 conswitchp
= &vga_con
;
818 #elif defined(CONFIG_DUMMY_CONSOLE)
819 conswitchp
= &dummy_con
;
823 if (mdesc
->init_early
)
828 static int __init
topology_init(void)
832 for_each_possible_cpu(cpu
) {
833 struct cpuinfo_arm
*cpuinfo
= &per_cpu(cpu_data
, cpu
);
834 cpuinfo
->cpu
.hotpluggable
= 1;
835 register_cpu(&cpuinfo
->cpu
, cpu
);
840 subsys_initcall(topology_init
);
842 #ifdef CONFIG_HAVE_PROC_CPU
843 static int __init
proc_cpu_init(void)
845 struct proc_dir_entry
*res
;
847 res
= proc_mkdir("cpu", NULL
);
852 fs_initcall(proc_cpu_init
);
855 static const char *hwcap_str
[] = {
878 static int c_show(struct seq_file
*m
, void *v
)
883 for_each_online_cpu(i
) {
885 * glibc reads /proc/cpuinfo to determine the number of
886 * online processors, looking for lines beginning with
887 * "processor". Give glibc what it expects.
889 seq_printf(m
, "processor\t: %d\n", i
);
890 cpuid
= is_smp() ? per_cpu(cpu_data
, i
).cpuid
: read_cpuid_id();
891 seq_printf(m
, "model name\t: %s rev %d (%s)\n",
892 cpu_name
, cpuid
& 15, elf_platform
);
894 #if defined(CONFIG_SMP)
895 seq_printf(m
, "BogoMIPS\t: %lu.%02lu\n",
896 per_cpu(cpu_data
, i
).loops_per_jiffy
/ (500000UL/HZ
),
897 (per_cpu(cpu_data
, i
).loops_per_jiffy
/ (5000UL/HZ
)) % 100);
899 seq_printf(m
, "BogoMIPS\t: %lu.%02lu\n",
900 loops_per_jiffy
/ (500000/HZ
),
901 (loops_per_jiffy
/ (5000/HZ
)) % 100);
903 /* dump out the processor features */
904 seq_puts(m
, "Features\t: ");
906 for (j
= 0; hwcap_str
[j
]; j
++)
907 if (elf_hwcap
& (1 << j
))
908 seq_printf(m
, "%s ", hwcap_str
[j
]);
910 seq_printf(m
, "\nCPU implementer\t: 0x%02x\n", cpuid
>> 24);
911 seq_printf(m
, "CPU architecture: %s\n",
912 proc_arch
[cpu_architecture()]);
914 if ((cpuid
& 0x0008f000) == 0x00000000) {
916 seq_printf(m
, "CPU part\t: %07x\n", cpuid
>> 4);
918 if ((cpuid
& 0x0008f000) == 0x00007000) {
920 seq_printf(m
, "CPU variant\t: 0x%02x\n",
921 (cpuid
>> 16) & 127);
924 seq_printf(m
, "CPU variant\t: 0x%x\n",
927 seq_printf(m
, "CPU part\t: 0x%03x\n",
928 (cpuid
>> 4) & 0xfff);
930 seq_printf(m
, "CPU revision\t: %d\n\n", cpuid
& 15);
933 seq_printf(m
, "Hardware\t: %s\n", machine_name
);
934 seq_printf(m
, "Revision\t: %04x\n", system_rev
);
935 seq_printf(m
, "Serial\t\t: %08x%08x\n",
936 system_serial_high
, system_serial_low
);
941 static void *c_start(struct seq_file
*m
, loff_t
*pos
)
943 return *pos
< 1 ? (void *)1 : NULL
;
946 static void *c_next(struct seq_file
*m
, void *v
, loff_t
*pos
)
952 static void c_stop(struct seq_file
*m
, void *v
)
956 const struct seq_operations cpuinfo_op
= {