Staging: Panel: panel: Fixed checkpatch line length warnings
[linux/fpc-iii.git] / arch / arm / mach-davinci / serial.c
blobf2625814c3c9b3160d5b163efbbd9cb799ced23e
1 /*
2 * TI DaVinci serial driver
4 * Copyright (C) 2006 Texas Instruments.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 #include <linux/kernel.h>
23 #include <linux/init.h>
24 #include <linux/serial_8250.h>
25 #include <linux/serial_reg.h>
26 #include <linux/platform_device.h>
27 #include <linux/delay.h>
28 #include <linux/clk.h>
29 #include <linux/io.h>
31 #include <mach/serial.h>
32 #include <mach/cputype.h>
34 static inline unsigned int serial_read_reg(struct plat_serial8250_port *up,
35 int offset)
37 offset <<= up->regshift;
39 WARN_ONCE(!up->membase, "unmapped read: uart[%d]\n", offset);
41 return (unsigned int)__raw_readl(up->membase + offset);
44 static inline void serial_write_reg(struct plat_serial8250_port *p, int offset,
45 int value)
47 offset <<= p->regshift;
49 WARN_ONCE(!p->membase, "unmapped write: uart[%d]\n", offset);
51 __raw_writel(value, p->membase + offset);
54 static void __init davinci_serial_reset(struct plat_serial8250_port *p)
56 unsigned int pwremu = 0;
58 serial_write_reg(p, UART_IER, 0); /* disable all interrupts */
60 /* reset both transmitter and receiver: bits 14,13 = UTRST, URRST */
61 serial_write_reg(p, UART_DAVINCI_PWREMU, pwremu);
62 mdelay(10);
64 pwremu |= (0x3 << 13);
65 pwremu |= 0x1;
66 serial_write_reg(p, UART_DAVINCI_PWREMU, pwremu);
68 if (cpu_is_davinci_dm646x())
69 serial_write_reg(p, UART_DM646X_SCR,
70 UART_DM646X_SCR_TX_WATERMARK);
73 /* Enable UART clock and obtain its rate */
74 int __init davinci_serial_setup_clk(unsigned instance, unsigned int *rate)
76 char name[16];
77 struct clk *clk;
78 struct davinci_soc_info *soc_info = &davinci_soc_info;
79 struct device *dev = &soc_info->serial_dev->dev;
81 sprintf(name, "uart%d", instance);
82 clk = clk_get(dev, name);
83 if (IS_ERR(clk)) {
84 pr_err("%s:%d: failed to get UART%d clock\n",
85 __func__, __LINE__, instance);
86 return PTR_ERR(clk);
89 clk_prepare_enable(clk);
91 if (rate)
92 *rate = clk_get_rate(clk);
94 return 0;
97 int __init davinci_serial_init(struct davinci_uart_config *info)
99 int i, ret;
100 struct davinci_soc_info *soc_info = &davinci_soc_info;
101 struct device *dev = &soc_info->serial_dev->dev;
102 struct plat_serial8250_port *p = dev->platform_data;
105 * Make sure the serial ports are muxed on at this point.
106 * You have to mux them off in device drivers later on if not needed.
108 for (i = 0; p->flags; i++, p++) {
109 if (!(info->enabled_uarts & (1 << i)))
110 continue;
112 ret = davinci_serial_setup_clk(i, &p->uartclk);
113 if (ret)
114 continue;
116 if (!p->membase && p->mapbase) {
117 p->membase = ioremap(p->mapbase, SZ_4K);
119 if (p->membase)
120 p->flags &= ~UPF_IOREMAP;
121 else
122 pr_err("uart regs ioremap failed\n");
125 if (p->membase && p->type != PORT_AR7)
126 davinci_serial_reset(p);
129 return platform_device_register(soc_info->serial_dev);