4 * Versatile Express (VE) system model
5 * Motherboard component
11 arm,v2m-memory-map = "rs1";
12 compatible = "arm,vexpress,v2m-p1", "simple-bus";
13 #address-cells = <2>; /* SMB chipselect number and offset */
15 #interrupt-cells = <1>;
19 compatible = "arm,vexpress-flash", "cfi-flash";
20 reg = <0 0x00000000 0x04000000>,
21 <4 0x00000000 0x04000000>;
26 compatible = "arm,vexpress-vram";
27 reg = <2 0x00000000 0x00800000>;
31 compatible = "smsc,lan91c111";
32 reg = <2 0x02000000 0x10000>;
36 v2m_clk24mhz: clk24mhz {
37 compatible = "fixed-clock";
39 clock-frequency = <24000000>;
40 clock-output-names = "v2m:clk24mhz";
43 v2m_refclk1mhz: refclk1mhz {
44 compatible = "fixed-clock";
46 clock-frequency = <1000000>;
47 clock-output-names = "v2m:refclk1mhz";
50 v2m_refclk32khz: refclk32khz {
51 compatible = "fixed-clock";
53 clock-frequency = <32768>;
54 clock-output-names = "v2m:refclk32khz";
58 compatible = "arm,amba-bus", "simple-bus";
61 ranges = <0 3 0 0x200000>;
63 v2m_sysreg: sysreg@010000 {
64 compatible = "arm,vexpress-sysreg";
65 reg = <0x010000 0x1000>;
70 v2m_sysctl: sysctl@020000 {
71 compatible = "arm,sp810", "arm,primecell";
72 reg = <0x020000 0x1000>;
73 clocks = <&v2m_refclk32khz>, <&v2m_refclk1mhz>, <&v2m_clk24mhz>;
74 clock-names = "refclk", "timclk", "apb_pclk";
76 clock-output-names = "timerclken0", "timerclken1", "timerclken2", "timerclken3";
80 compatible = "arm,pl041", "arm,primecell";
81 reg = <0x040000 0x1000>;
83 clocks = <&v2m_clk24mhz>;
84 clock-names = "apb_pclk";
88 compatible = "arm,pl180", "arm,primecell";
89 reg = <0x050000 0x1000>;
91 cd-gpios = <&v2m_sysreg 0 0>;
92 wp-gpios = <&v2m_sysreg 1 0>;
93 max-frequency = <12000000>;
94 vmmc-supply = <&v2m_fixed_3v3>;
95 clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
96 clock-names = "mclk", "apb_pclk";
100 compatible = "arm,pl050", "arm,primecell";
101 reg = <0x060000 0x1000>;
103 clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
104 clock-names = "KMIREFCLK", "apb_pclk";
108 compatible = "arm,pl050", "arm,primecell";
109 reg = <0x070000 0x1000>;
111 clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
112 clock-names = "KMIREFCLK", "apb_pclk";
115 v2m_serial0: uart@090000 {
116 compatible = "arm,pl011", "arm,primecell";
117 reg = <0x090000 0x1000>;
119 clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
120 clock-names = "uartclk", "apb_pclk";
123 v2m_serial1: uart@0a0000 {
124 compatible = "arm,pl011", "arm,primecell";
125 reg = <0x0a0000 0x1000>;
127 clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
128 clock-names = "uartclk", "apb_pclk";
131 v2m_serial2: uart@0b0000 {
132 compatible = "arm,pl011", "arm,primecell";
133 reg = <0x0b0000 0x1000>;
135 clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
136 clock-names = "uartclk", "apb_pclk";
139 v2m_serial3: uart@0c0000 {
140 compatible = "arm,pl011", "arm,primecell";
141 reg = <0x0c0000 0x1000>;
143 clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
144 clock-names = "uartclk", "apb_pclk";
148 compatible = "arm,sp805", "arm,primecell";
149 reg = <0x0f0000 0x1000>;
151 clocks = <&v2m_refclk32khz>, <&v2m_clk24mhz>;
152 clock-names = "wdogclk", "apb_pclk";
155 v2m_timer01: timer@110000 {
156 compatible = "arm,sp804", "arm,primecell";
157 reg = <0x110000 0x1000>;
159 clocks = <&v2m_sysctl 0>, <&v2m_sysctl 1>, <&v2m_clk24mhz>;
160 clock-names = "timclken1", "timclken2", "apb_pclk";
163 v2m_timer23: timer@120000 {
164 compatible = "arm,sp804", "arm,primecell";
165 reg = <0x120000 0x1000>;
167 clocks = <&v2m_sysctl 2>, <&v2m_sysctl 3>, <&v2m_clk24mhz>;
168 clock-names = "timclken1", "timclken2", "apb_pclk";
172 compatible = "arm,pl031", "arm,primecell";
173 reg = <0x170000 0x1000>;
175 clocks = <&v2m_clk24mhz>;
176 clock-names = "apb_pclk";
180 compatible = "arm,pl111", "arm,primecell";
181 reg = <0x1f0000 0x1000>;
183 clocks = <&v2m_oscclk1>, <&v2m_clk24mhz>;
184 clock-names = "clcdclk", "apb_pclk";
188 v2m_fixed_3v3: fixedregulator@0 {
189 compatible = "regulator-fixed";
190 regulator-name = "3V3";
191 regulator-min-microvolt = <3300000>;
192 regulator-max-microvolt = <3300000>;
197 compatible = "arm,vexpress,config-bus", "simple-bus";
198 arm,vexpress,config-bridge = <&v2m_sysreg>;
202 compatible = "arm,vexpress-osc";
203 arm,vexpress-sysreg,func = <1 1>;
204 freq-range = <23750000 63500000>;
206 clock-output-names = "v2m:oscclk1";
210 compatible = "arm,vexpress-reset";
211 arm,vexpress-sysreg,func = <5 0>;
215 compatible = "arm,vexpress-muxfpga";
216 arm,vexpress-sysreg,func = <7 0>;
220 compatible = "arm,vexpress-shutdown";
221 arm,vexpress-sysreg,func = <8 0>;
225 compatible = "arm,vexpress-reboot";
226 arm,vexpress-sysreg,func = <9 0>;
230 compatible = "arm,vexpress-dvimode";
231 arm,vexpress-sysreg,func = <11 0>;