1 // SPDX-License-Identifier: GPL-2.0-only
3 * linux/arch/arm/mach-mmp/irq.c
5 * Generic IRQ handling, GPIO IRQ demultiplexing, etc.
6 * Copyright (C) 2008 - 2012 Marvell Technology Group Ltd.
8 * Author: Bin Yang <bin.yang@marvell.com>
9 * Haojian Zhuang <haojian.zhuang@gmail.com>
12 #include <linux/module.h>
13 #include <linux/init.h>
14 #include <linux/irq.h>
15 #include <linux/irqchip.h>
16 #include <linux/irqdomain.h>
18 #include <linux/ioport.h>
19 #include <linux/of_address.h>
20 #include <linux/of_irq.h>
22 #include <asm/exception.h>
23 #include <asm/hardirq.h>
27 #define PJ1_INT_SEL 0x10c
28 #define PJ4_INT_SEL 0x104
30 /* bit fields in PJ1_INT_SEL and PJ4_INT_SEL */
31 #define SEL_INT_PENDING (1 << 6)
32 #define SEL_INT_NUM_MASK 0x3f
34 #define MMP2_ICU_INT_ROUTE_PJ4_IRQ (1 << 5)
35 #define MMP2_ICU_INT_ROUTE_PJ4_FIQ (1 << 6)
37 struct icu_chip_data
{
39 unsigned int virq_base
;
40 unsigned int cascade_irq
;
41 void __iomem
*reg_status
;
42 void __iomem
*reg_mask
;
43 unsigned int conf_enable
;
44 unsigned int conf_disable
;
45 unsigned int conf_mask
;
46 unsigned int clr_mfp_irq_base
;
47 unsigned int clr_mfp_hwirq
;
48 struct irq_domain
*domain
;
51 struct mmp_intc_conf
{
52 unsigned int conf_enable
;
53 unsigned int conf_disable
;
54 unsigned int conf_mask
;
57 static void __iomem
*mmp_icu_base
;
58 static struct icu_chip_data icu_data
[MAX_ICU_NR
];
59 static int max_icu_nr
;
61 extern void mmp2_clear_pmic_int(void);
63 static void icu_mask_ack_irq(struct irq_data
*d
)
65 struct irq_domain
*domain
= d
->domain
;
66 struct icu_chip_data
*data
= (struct icu_chip_data
*)domain
->host_data
;
70 hwirq
= d
->irq
- data
->virq_base
;
71 if (data
== &icu_data
[0]) {
72 r
= readl_relaxed(mmp_icu_base
+ (hwirq
<< 2));
73 r
&= ~data
->conf_mask
;
74 r
|= data
->conf_disable
;
75 writel_relaxed(r
, mmp_icu_base
+ (hwirq
<< 2));
77 #ifdef CONFIG_CPU_MMP2
78 if ((data
->virq_base
== data
->clr_mfp_irq_base
)
79 && (hwirq
== data
->clr_mfp_hwirq
))
80 mmp2_clear_pmic_int();
82 r
= readl_relaxed(data
->reg_mask
) | (1 << hwirq
);
83 writel_relaxed(r
, data
->reg_mask
);
87 static void icu_mask_irq(struct irq_data
*d
)
89 struct irq_domain
*domain
= d
->domain
;
90 struct icu_chip_data
*data
= (struct icu_chip_data
*)domain
->host_data
;
94 hwirq
= d
->irq
- data
->virq_base
;
95 if (data
== &icu_data
[0]) {
96 r
= readl_relaxed(mmp_icu_base
+ (hwirq
<< 2));
97 r
&= ~data
->conf_mask
;
98 r
|= data
->conf_disable
;
99 writel_relaxed(r
, mmp_icu_base
+ (hwirq
<< 2));
101 r
= readl_relaxed(data
->reg_mask
) | (1 << hwirq
);
102 writel_relaxed(r
, data
->reg_mask
);
106 static void icu_unmask_irq(struct irq_data
*d
)
108 struct irq_domain
*domain
= d
->domain
;
109 struct icu_chip_data
*data
= (struct icu_chip_data
*)domain
->host_data
;
113 hwirq
= d
->irq
- data
->virq_base
;
114 if (data
== &icu_data
[0]) {
115 r
= readl_relaxed(mmp_icu_base
+ (hwirq
<< 2));
116 r
&= ~data
->conf_mask
;
117 r
|= data
->conf_enable
;
118 writel_relaxed(r
, mmp_icu_base
+ (hwirq
<< 2));
120 r
= readl_relaxed(data
->reg_mask
) & ~(1 << hwirq
);
121 writel_relaxed(r
, data
->reg_mask
);
125 struct irq_chip icu_irq_chip
= {
127 .irq_mask
= icu_mask_irq
,
128 .irq_mask_ack
= icu_mask_ack_irq
,
129 .irq_unmask
= icu_unmask_irq
,
132 static void icu_mux_irq_demux(struct irq_desc
*desc
)
134 unsigned int irq
= irq_desc_get_irq(desc
);
135 struct irq_domain
*domain
;
136 struct icu_chip_data
*data
;
138 unsigned long mask
, status
, n
;
140 for (i
= 1; i
< max_icu_nr
; i
++) {
141 if (irq
== icu_data
[i
].cascade_irq
) {
142 domain
= icu_data
[i
].domain
;
143 data
= (struct icu_chip_data
*)domain
->host_data
;
147 if (i
>= max_icu_nr
) {
148 pr_err("Spurious irq %d in MMP INTC\n", irq
);
152 mask
= readl_relaxed(data
->reg_mask
);
154 status
= readl_relaxed(data
->reg_status
) & ~mask
;
157 for_each_set_bit(n
, &status
, BITS_PER_LONG
) {
158 generic_handle_irq(icu_data
[i
].virq_base
+ n
);
163 static int mmp_irq_domain_map(struct irq_domain
*d
, unsigned int irq
,
166 irq_set_chip_and_handler(irq
, &icu_irq_chip
, handle_level_irq
);
170 static int mmp_irq_domain_xlate(struct irq_domain
*d
, struct device_node
*node
,
171 const u32
*intspec
, unsigned int intsize
,
172 unsigned long *out_hwirq
,
173 unsigned int *out_type
)
175 *out_hwirq
= intspec
[0];
179 static const struct irq_domain_ops mmp_irq_domain_ops
= {
180 .map
= mmp_irq_domain_map
,
181 .xlate
= mmp_irq_domain_xlate
,
184 static const struct mmp_intc_conf mmp_conf
= {
190 static const struct mmp_intc_conf mmp2_conf
= {
193 .conf_mask
= MMP2_ICU_INT_ROUTE_PJ4_IRQ
|
194 MMP2_ICU_INT_ROUTE_PJ4_FIQ
,
197 static void __exception_irq_entry
mmp_handle_irq(struct pt_regs
*regs
)
201 hwirq
= readl_relaxed(mmp_icu_base
+ PJ1_INT_SEL
);
202 if (!(hwirq
& SEL_INT_PENDING
))
204 hwirq
&= SEL_INT_NUM_MASK
;
205 handle_domain_irq(icu_data
[0].domain
, hwirq
, regs
);
208 static void __exception_irq_entry
mmp2_handle_irq(struct pt_regs
*regs
)
212 hwirq
= readl_relaxed(mmp_icu_base
+ PJ4_INT_SEL
);
213 if (!(hwirq
& SEL_INT_PENDING
))
215 hwirq
&= SEL_INT_NUM_MASK
;
216 handle_domain_irq(icu_data
[0].domain
, hwirq
, regs
);
220 void __init
icu_init_irq(void)
225 mmp_icu_base
= ioremap(0xd4282000, 0x1000);
226 icu_data
[0].conf_enable
= mmp_conf
.conf_enable
;
227 icu_data
[0].conf_disable
= mmp_conf
.conf_disable
;
228 icu_data
[0].conf_mask
= mmp_conf
.conf_mask
;
229 icu_data
[0].nr_irqs
= 64;
230 icu_data
[0].virq_base
= 0;
231 icu_data
[0].domain
= irq_domain_add_legacy(NULL
, 64, 0, 0,
232 &irq_domain_simple_ops
,
234 for (irq
= 0; irq
< 64; irq
++) {
235 icu_mask_irq(irq_get_irq_data(irq
));
236 irq_set_chip_and_handler(irq
, &icu_irq_chip
, handle_level_irq
);
238 irq_set_default_host(icu_data
[0].domain
);
239 set_handle_irq(mmp_handle_irq
);
243 void __init
mmp2_init_icu(void)
248 mmp_icu_base
= ioremap(0xd4282000, 0x1000);
249 icu_data
[0].conf_enable
= mmp2_conf
.conf_enable
;
250 icu_data
[0].conf_disable
= mmp2_conf
.conf_disable
;
251 icu_data
[0].conf_mask
= mmp2_conf
.conf_mask
;
252 icu_data
[0].nr_irqs
= 64;
253 icu_data
[0].virq_base
= 0;
254 icu_data
[0].domain
= irq_domain_add_legacy(NULL
, 64, 0, 0,
255 &irq_domain_simple_ops
,
257 icu_data
[1].reg_status
= mmp_icu_base
+ 0x150;
258 icu_data
[1].reg_mask
= mmp_icu_base
+ 0x168;
259 icu_data
[1].clr_mfp_irq_base
= icu_data
[0].virq_base
+
261 icu_data
[1].clr_mfp_hwirq
= 1; /* offset to IRQ_MMP2_PMIC_BASE */
262 icu_data
[1].nr_irqs
= 2;
263 icu_data
[1].cascade_irq
= 4;
264 icu_data
[1].virq_base
= icu_data
[0].virq_base
+ icu_data
[0].nr_irqs
;
265 icu_data
[1].domain
= irq_domain_add_legacy(NULL
, icu_data
[1].nr_irqs
,
266 icu_data
[1].virq_base
, 0,
267 &irq_domain_simple_ops
,
269 icu_data
[2].reg_status
= mmp_icu_base
+ 0x154;
270 icu_data
[2].reg_mask
= mmp_icu_base
+ 0x16c;
271 icu_data
[2].nr_irqs
= 2;
272 icu_data
[2].cascade_irq
= 5;
273 icu_data
[2].virq_base
= icu_data
[1].virq_base
+ icu_data
[1].nr_irqs
;
274 icu_data
[2].domain
= irq_domain_add_legacy(NULL
, icu_data
[2].nr_irqs
,
275 icu_data
[2].virq_base
, 0,
276 &irq_domain_simple_ops
,
278 icu_data
[3].reg_status
= mmp_icu_base
+ 0x180;
279 icu_data
[3].reg_mask
= mmp_icu_base
+ 0x17c;
280 icu_data
[3].nr_irqs
= 3;
281 icu_data
[3].cascade_irq
= 9;
282 icu_data
[3].virq_base
= icu_data
[2].virq_base
+ icu_data
[2].nr_irqs
;
283 icu_data
[3].domain
= irq_domain_add_legacy(NULL
, icu_data
[3].nr_irqs
,
284 icu_data
[3].virq_base
, 0,
285 &irq_domain_simple_ops
,
287 icu_data
[4].reg_status
= mmp_icu_base
+ 0x158;
288 icu_data
[4].reg_mask
= mmp_icu_base
+ 0x170;
289 icu_data
[4].nr_irqs
= 5;
290 icu_data
[4].cascade_irq
= 17;
291 icu_data
[4].virq_base
= icu_data
[3].virq_base
+ icu_data
[3].nr_irqs
;
292 icu_data
[4].domain
= irq_domain_add_legacy(NULL
, icu_data
[4].nr_irqs
,
293 icu_data
[4].virq_base
, 0,
294 &irq_domain_simple_ops
,
296 icu_data
[5].reg_status
= mmp_icu_base
+ 0x15c;
297 icu_data
[5].reg_mask
= mmp_icu_base
+ 0x174;
298 icu_data
[5].nr_irqs
= 15;
299 icu_data
[5].cascade_irq
= 35;
300 icu_data
[5].virq_base
= icu_data
[4].virq_base
+ icu_data
[4].nr_irqs
;
301 icu_data
[5].domain
= irq_domain_add_legacy(NULL
, icu_data
[5].nr_irqs
,
302 icu_data
[5].virq_base
, 0,
303 &irq_domain_simple_ops
,
305 icu_data
[6].reg_status
= mmp_icu_base
+ 0x160;
306 icu_data
[6].reg_mask
= mmp_icu_base
+ 0x178;
307 icu_data
[6].nr_irqs
= 2;
308 icu_data
[6].cascade_irq
= 51;
309 icu_data
[6].virq_base
= icu_data
[5].virq_base
+ icu_data
[5].nr_irqs
;
310 icu_data
[6].domain
= irq_domain_add_legacy(NULL
, icu_data
[6].nr_irqs
,
311 icu_data
[6].virq_base
, 0,
312 &irq_domain_simple_ops
,
314 icu_data
[7].reg_status
= mmp_icu_base
+ 0x188;
315 icu_data
[7].reg_mask
= mmp_icu_base
+ 0x184;
316 icu_data
[7].nr_irqs
= 2;
317 icu_data
[7].cascade_irq
= 55;
318 icu_data
[7].virq_base
= icu_data
[6].virq_base
+ icu_data
[6].nr_irqs
;
319 icu_data
[7].domain
= irq_domain_add_legacy(NULL
, icu_data
[7].nr_irqs
,
320 icu_data
[7].virq_base
, 0,
321 &irq_domain_simple_ops
,
323 end
= icu_data
[7].virq_base
+ icu_data
[7].nr_irqs
;
324 for (irq
= 0; irq
< end
; irq
++) {
325 icu_mask_irq(irq_get_irq_data(irq
));
326 if (irq
== icu_data
[1].cascade_irq
||
327 irq
== icu_data
[2].cascade_irq
||
328 irq
== icu_data
[3].cascade_irq
||
329 irq
== icu_data
[4].cascade_irq
||
330 irq
== icu_data
[5].cascade_irq
||
331 irq
== icu_data
[6].cascade_irq
||
332 irq
== icu_data
[7].cascade_irq
) {
333 irq_set_chip(irq
, &icu_irq_chip
);
334 irq_set_chained_handler(irq
, icu_mux_irq_demux
);
336 irq_set_chip_and_handler(irq
, &icu_irq_chip
,
340 irq_set_default_host(icu_data
[0].domain
);
341 set_handle_irq(mmp2_handle_irq
);
345 static int __init
mmp_init_bases(struct device_node
*node
)
347 int ret
, nr_irqs
, irq
, i
= 0;
349 ret
= of_property_read_u32(node
, "mrvl,intc-nr-irqs", &nr_irqs
);
351 pr_err("Not found mrvl,intc-nr-irqs property\n");
355 mmp_icu_base
= of_iomap(node
, 0);
357 pr_err("Failed to get interrupt controller register\n");
361 icu_data
[0].virq_base
= 0;
362 icu_data
[0].domain
= irq_domain_add_linear(node
, nr_irqs
,
365 for (irq
= 0; irq
< nr_irqs
; irq
++) {
366 ret
= irq_create_mapping(icu_data
[0].domain
, irq
);
368 pr_err("Failed to mapping hwirq\n");
372 icu_data
[0].virq_base
= ret
;
374 icu_data
[0].nr_irqs
= nr_irqs
;
377 if (icu_data
[0].virq_base
) {
378 for (i
= 0; i
< irq
; i
++)
379 irq_dispose_mapping(icu_data
[0].virq_base
+ i
);
381 irq_domain_remove(icu_data
[0].domain
);
382 iounmap(mmp_icu_base
);
386 static int __init
mmp_of_init(struct device_node
*node
,
387 struct device_node
*parent
)
391 ret
= mmp_init_bases(node
);
395 icu_data
[0].conf_enable
= mmp_conf
.conf_enable
;
396 icu_data
[0].conf_disable
= mmp_conf
.conf_disable
;
397 icu_data
[0].conf_mask
= mmp_conf
.conf_mask
;
398 irq_set_default_host(icu_data
[0].domain
);
399 set_handle_irq(mmp_handle_irq
);
403 IRQCHIP_DECLARE(mmp_intc
, "mrvl,mmp-intc", mmp_of_init
);
405 static int __init
mmp2_of_init(struct device_node
*node
,
406 struct device_node
*parent
)
410 ret
= mmp_init_bases(node
);
414 icu_data
[0].conf_enable
= mmp2_conf
.conf_enable
;
415 icu_data
[0].conf_disable
= mmp2_conf
.conf_disable
;
416 icu_data
[0].conf_mask
= mmp2_conf
.conf_mask
;
417 irq_set_default_host(icu_data
[0].domain
);
418 set_handle_irq(mmp2_handle_irq
);
422 IRQCHIP_DECLARE(mmp2_intc
, "mrvl,mmp2-intc", mmp2_of_init
);
424 static int __init
mmp2_mux_of_init(struct device_node
*node
,
425 struct device_node
*parent
)
428 int i
, ret
, irq
, j
= 0;
429 u32 nr_irqs
, mfp_irq
;
435 ret
= of_property_read_u32(node
, "mrvl,intc-nr-irqs",
438 pr_err("Not found mrvl,intc-nr-irqs property\n");
441 ret
= of_address_to_resource(node
, 0, &res
);
443 pr_err("Not found reg property\n");
446 icu_data
[i
].reg_status
= mmp_icu_base
+ res
.start
;
447 ret
= of_address_to_resource(node
, 1, &res
);
449 pr_err("Not found reg property\n");
452 icu_data
[i
].reg_mask
= mmp_icu_base
+ res
.start
;
453 icu_data
[i
].cascade_irq
= irq_of_parse_and_map(node
, 0);
454 if (!icu_data
[i
].cascade_irq
)
457 icu_data
[i
].virq_base
= 0;
458 icu_data
[i
].domain
= irq_domain_add_linear(node
, nr_irqs
,
461 for (irq
= 0; irq
< nr_irqs
; irq
++) {
462 ret
= irq_create_mapping(icu_data
[i
].domain
, irq
);
464 pr_err("Failed to mapping hwirq\n");
468 icu_data
[i
].virq_base
= ret
;
470 icu_data
[i
].nr_irqs
= nr_irqs
;
471 if (!of_property_read_u32(node
, "mrvl,clr-mfp-irq",
473 icu_data
[i
].clr_mfp_irq_base
= icu_data
[i
].virq_base
;
474 icu_data
[i
].clr_mfp_hwirq
= mfp_irq
;
476 irq_set_chained_handler(icu_data
[i
].cascade_irq
,
481 if (icu_data
[i
].virq_base
) {
482 for (j
= 0; j
< irq
; j
++)
483 irq_dispose_mapping(icu_data
[i
].virq_base
+ j
);
485 irq_domain_remove(icu_data
[i
].domain
);
488 IRQCHIP_DECLARE(mmp2_mux_intc
, "mrvl,mmp2-mux-intc", mmp2_mux_of_init
);