perf intel-pt: Factor out intel_pt_8b_tsc()
[linux/fpc-iii.git] / drivers / nfc / s3fwrn5 / nci.c
blob103bf5c92bdc92400399249d82fc9f51b44e19ac
1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3 * NCI based driver for Samsung S3FWRN5 NFC chip
5 * Copyright (C) 2015 Samsung Electrnoics
6 * Robert Baldyga <r.baldyga@samsung.com>
7 */
9 #include <linux/completion.h>
10 #include <linux/firmware.h>
12 #include "s3fwrn5.h"
13 #include "nci.h"
15 static int s3fwrn5_nci_prop_rsp(struct nci_dev *ndev, struct sk_buff *skb)
17 __u8 status = skb->data[0];
19 nci_req_complete(ndev, status);
20 return 0;
23 static struct nci_driver_ops s3fwrn5_nci_prop_ops[] = {
25 .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
26 NCI_PROP_AGAIN),
27 .rsp = s3fwrn5_nci_prop_rsp,
30 .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
31 NCI_PROP_GET_RFREG),
32 .rsp = s3fwrn5_nci_prop_rsp,
35 .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
36 NCI_PROP_SET_RFREG),
37 .rsp = s3fwrn5_nci_prop_rsp,
40 .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
41 NCI_PROP_GET_RFREG_VER),
42 .rsp = s3fwrn5_nci_prop_rsp,
45 .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
46 NCI_PROP_SET_RFREG_VER),
47 .rsp = s3fwrn5_nci_prop_rsp,
50 .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
51 NCI_PROP_START_RFREG),
52 .rsp = s3fwrn5_nci_prop_rsp,
55 .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
56 NCI_PROP_STOP_RFREG),
57 .rsp = s3fwrn5_nci_prop_rsp,
60 .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
61 NCI_PROP_FW_CFG),
62 .rsp = s3fwrn5_nci_prop_rsp,
65 .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
66 NCI_PROP_WR_RESET),
67 .rsp = s3fwrn5_nci_prop_rsp,
71 void s3fwrn5_nci_get_prop_ops(struct nci_driver_ops **ops, size_t *n)
73 *ops = s3fwrn5_nci_prop_ops;
74 *n = ARRAY_SIZE(s3fwrn5_nci_prop_ops);
77 #define S3FWRN5_RFREG_SECTION_SIZE 252
79 int s3fwrn5_nci_rf_configure(struct s3fwrn5_info *info, const char *fw_name)
81 const struct firmware *fw;
82 struct nci_prop_fw_cfg_cmd fw_cfg;
83 struct nci_prop_set_rfreg_cmd set_rfreg;
84 struct nci_prop_stop_rfreg_cmd stop_rfreg;
85 u32 checksum;
86 int i, len;
87 int ret;
89 ret = request_firmware(&fw, fw_name, &info->ndev->nfc_dev->dev);
90 if (ret < 0)
91 return ret;
93 /* Compute rfreg checksum */
95 checksum = 0;
96 for (i = 0; i < fw->size; i += 4)
97 checksum += *((u32 *)(fw->data+i));
99 /* Set default clock configuration for external crystal */
101 fw_cfg.clk_type = 0x01;
102 fw_cfg.clk_speed = 0xff;
103 fw_cfg.clk_req = 0xff;
104 ret = nci_prop_cmd(info->ndev, NCI_PROP_FW_CFG,
105 sizeof(fw_cfg), (__u8 *)&fw_cfg);
106 if (ret < 0)
107 goto out;
109 /* Start rfreg configuration */
111 dev_info(&info->ndev->nfc_dev->dev,
112 "rfreg configuration update: %s\n", fw_name);
114 ret = nci_prop_cmd(info->ndev, NCI_PROP_START_RFREG, 0, NULL);
115 if (ret < 0) {
116 dev_err(&info->ndev->nfc_dev->dev,
117 "Unable to start rfreg update\n");
118 goto out;
121 /* Update rfreg */
123 set_rfreg.index = 0;
124 for (i = 0; i < fw->size; i += S3FWRN5_RFREG_SECTION_SIZE) {
125 len = (fw->size - i < S3FWRN5_RFREG_SECTION_SIZE) ?
126 (fw->size - i) : S3FWRN5_RFREG_SECTION_SIZE;
127 memcpy(set_rfreg.data, fw->data+i, len);
128 ret = nci_prop_cmd(info->ndev, NCI_PROP_SET_RFREG,
129 len+1, (__u8 *)&set_rfreg);
130 if (ret < 0) {
131 dev_err(&info->ndev->nfc_dev->dev,
132 "rfreg update error (code=%d)\n", ret);
133 goto out;
135 set_rfreg.index++;
138 /* Finish rfreg configuration */
140 stop_rfreg.checksum = checksum & 0xffff;
141 ret = nci_prop_cmd(info->ndev, NCI_PROP_STOP_RFREG,
142 sizeof(stop_rfreg), (__u8 *)&stop_rfreg);
143 if (ret < 0) {
144 dev_err(&info->ndev->nfc_dev->dev,
145 "Unable to stop rfreg update\n");
146 goto out;
149 dev_info(&info->ndev->nfc_dev->dev,
150 "rfreg configuration update: success\n");
151 out:
152 release_firmware(fw);
153 return ret;