1 /****************************************************************************
3 Copyright Echo Digital Audio Corporation (c) 1998 - 2004
7 This file is part of Echo Digital Audio's generic driver library.
9 Echo Digital Audio's generic driver library is free software;
10 you can redistribute it and/or modify it under the terms of
11 the GNU General Public License as published by the Free Software
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
19 You should have received a copy of the GNU General Public License
20 along with this program; if not, write to the Free Software
21 Foundation, Inc., 59 Temple Place - Suite 330, Boston,
24 *************************************************************************
26 Translation from C++ and adaptation for use in ALSA-Driver
27 were made by Giuliano Pochini <pochini@shiny.it>
29 ****************************************************************************/
33 /* These functions are common for all "3G" cards */
36 static int check_asic_status(struct echoaudio
*chip
)
40 if (wait_handshake(chip
))
43 chip
->comm_page
->ext_box_status
=
44 __constant_cpu_to_le32(E3G_ASIC_NOT_LOADED
);
45 chip
->asic_loaded
= FALSE
;
46 clear_handshake(chip
);
47 send_vector(chip
, DSP_VC_TEST_ASIC
);
49 if (wait_handshake(chip
)) {
50 chip
->dsp_code
= NULL
;
54 box_status
= le32_to_cpu(chip
->comm_page
->ext_box_status
);
55 DE_INIT(("box_status=%x\n", box_status
));
56 if (box_status
== E3G_ASIC_NOT_LOADED
)
59 chip
->asic_loaded
= TRUE
;
60 return box_status
& E3G_BOX_TYPE_MASK
;
65 static inline u32
get_frq_reg(struct echoaudio
*chip
)
67 return le32_to_cpu(chip
->comm_page
->e3g_frq_register
);
72 /* Most configuration of 3G cards is accomplished by writing the control
73 register. write_control_reg sends the new control register value to the DSP. */
74 static int write_control_reg(struct echoaudio
*chip
, u32 ctl
, u32 frq
,
77 if (wait_handshake(chip
))
80 DE_ACT(("WriteControlReg: Setting 0x%x, 0x%x\n", ctl
, frq
));
82 ctl
= cpu_to_le32(ctl
);
83 frq
= cpu_to_le32(frq
);
85 if (ctl
!= chip
->comm_page
->control_register
||
86 frq
!= chip
->comm_page
->e3g_frq_register
|| force
) {
87 chip
->comm_page
->e3g_frq_register
= frq
;
88 chip
->comm_page
->control_register
= ctl
;
89 clear_handshake(chip
);
90 return send_vector(chip
, DSP_VC_WRITE_CONTROL_REG
);
93 DE_ACT(("WriteControlReg: not written, no change\n"));
99 /* Set the digital mode - currently for Gina24, Layla24, Mona, 3G */
100 static int set_digital_mode(struct echoaudio
*chip
, u8 mode
)
105 /* All audio channels must be closed before changing the digital mode */
106 if (snd_BUG_ON(chip
->pipe_alloc_mask
))
109 if (snd_BUG_ON(!(chip
->digital_modes
& (1 << mode
))))
112 previous_mode
= chip
->digital_mode
;
113 err
= dsp_set_digital_mode(chip
, mode
);
115 /* If we successfully changed the digital mode from or to ADAT,
116 * then make sure all output, input and monitor levels are
117 * updated by the DSP comm object. */
118 if (err
>= 0 && previous_mode
!= mode
&&
119 (previous_mode
== DIGITAL_MODE_ADAT
|| mode
== DIGITAL_MODE_ADAT
)) {
120 spin_lock_irq(&chip
->lock
);
121 for (o
= 0; o
< num_busses_out(chip
); o
++)
122 for (i
= 0; i
< num_busses_in(chip
); i
++)
123 set_monitor_gain(chip
, o
, i
,
124 chip
->monitor_gain
[o
][i
]);
126 #ifdef ECHOCARD_HAS_INPUT_GAIN
127 for (i
= 0; i
< num_busses_in(chip
); i
++)
128 set_input_gain(chip
, i
, chip
->input_gain
[i
]);
129 update_input_line_level(chip
);
132 for (o
= 0; o
< num_busses_out(chip
); o
++)
133 set_output_gain(chip
, o
, chip
->output_gain
[o
]);
134 update_output_line_level(chip
);
135 spin_unlock_irq(&chip
->lock
);
143 static u32
set_spdif_bits(struct echoaudio
*chip
, u32 control_reg
, u32 rate
)
145 control_reg
&= E3G_SPDIF_FORMAT_CLEAR_MASK
;
149 control_reg
|= E3G_SPDIF_SAMPLE_RATE0
| E3G_SPDIF_SAMPLE_RATE1
;
152 if (chip
->professional_spdif
)
153 control_reg
|= E3G_SPDIF_SAMPLE_RATE0
;
156 control_reg
|= E3G_SPDIF_SAMPLE_RATE1
;
160 if (chip
->professional_spdif
)
161 control_reg
|= E3G_SPDIF_PRO_MODE
;
163 if (chip
->non_audio_spdif
)
164 control_reg
|= E3G_SPDIF_NOT_AUDIO
;
166 control_reg
|= E3G_SPDIF_24_BIT
| E3G_SPDIF_TWO_CHANNEL
|
167 E3G_SPDIF_COPY_PERMIT
;
174 /* Set the S/PDIF output format */
175 static int set_professional_spdif(struct echoaudio
*chip
, char prof
)
179 control_reg
= le32_to_cpu(chip
->comm_page
->control_register
);
180 chip
->professional_spdif
= prof
;
181 control_reg
= set_spdif_bits(chip
, control_reg
, chip
->sample_rate
);
182 return write_control_reg(chip
, control_reg
, get_frq_reg(chip
), 0);
187 /* detect_input_clocks() returns a bitmask consisting of all the input clocks
188 currently connected to the hardware; this changes as the user connects and
189 disconnects clock inputs. You should use this information to determine which
190 clocks the user is allowed to select. */
191 static u32
detect_input_clocks(const struct echoaudio
*chip
)
193 u32 clocks_from_dsp
, clock_bits
;
195 /* Map the DSP clock detect bits to the generic driver clock
197 clocks_from_dsp
= le32_to_cpu(chip
->comm_page
->status_clocks
);
199 clock_bits
= ECHO_CLOCK_BIT_INTERNAL
;
201 if (clocks_from_dsp
& E3G_CLOCK_DETECT_BIT_WORD
)
202 clock_bits
|= ECHO_CLOCK_BIT_WORD
;
204 switch(chip
->digital_mode
) {
205 case DIGITAL_MODE_SPDIF_RCA
:
206 case DIGITAL_MODE_SPDIF_OPTICAL
:
207 if (clocks_from_dsp
& E3G_CLOCK_DETECT_BIT_SPDIF
)
208 clock_bits
|= ECHO_CLOCK_BIT_SPDIF
;
210 case DIGITAL_MODE_ADAT
:
211 if (clocks_from_dsp
& E3G_CLOCK_DETECT_BIT_ADAT
)
212 clock_bits
|= ECHO_CLOCK_BIT_ADAT
;
221 static int load_asic(struct echoaudio
*chip
)
225 if (chip
->asic_loaded
)
228 /* Give the DSP a few milliseconds to settle down */
231 err
= load_asic_generic(chip
, DSP_FNC_LOAD_3G_ASIC
,
232 &card_fw
[FW_3G_ASIC
]);
236 chip
->asic_code
= &card_fw
[FW_3G_ASIC
];
238 /* Now give the new ASIC some time to set up */
240 /* See if it worked */
241 box_type
= check_asic_status(chip
);
243 /* Set up the control register if the load succeeded -
244 * 48 kHz, internal clock, S/PDIF RCA mode */
246 err
= write_control_reg(chip
, E3G_48KHZ
,
247 E3G_FREQ_REG_DEFAULT
, TRUE
);
257 static int set_sample_rate(struct echoaudio
*chip
, u32 rate
)
259 u32 control_reg
, clock
, base_rate
, frq_reg
;
261 /* Only set the clock for internal mode. */
262 if (chip
->input_clock
!= ECHO_CLOCK_INTERNAL
) {
263 DE_ACT(("set_sample_rate: Cannot set sample rate - "
264 "clock not set to CLK_CLOCKININTERNAL\n"));
265 /* Save the rate anyhow */
266 chip
->comm_page
->sample_rate
= cpu_to_le32(rate
);
267 chip
->sample_rate
= rate
;
268 set_input_clock(chip
, chip
->input_clock
);
272 if (snd_BUG_ON(rate
>= 50000 &&
273 chip
->digital_mode
== DIGITAL_MODE_ADAT
))
277 control_reg
= le32_to_cpu(chip
->comm_page
->control_register
);
278 control_reg
&= E3G_CLOCK_CLEAR_MASK
;
297 clock
= E3G_CONTINUOUS_CLOCK
;
299 clock
|= E3G_DOUBLE_SPEED_MODE
;
303 control_reg
|= clock
;
304 control_reg
= set_spdif_bits(chip
, control_reg
, rate
);
307 if (base_rate
> 50000)
309 if (base_rate
< 32000)
312 frq_reg
= E3G_MAGIC_NUMBER
/ base_rate
- 2;
313 if (frq_reg
> E3G_FREQ_REG_MAX
)
314 frq_reg
= E3G_FREQ_REG_MAX
;
316 chip
->comm_page
->sample_rate
= cpu_to_le32(rate
); /* ignored by the DSP */
317 chip
->sample_rate
= rate
;
318 DE_ACT(("SetSampleRate: %d clock %x\n", rate
, control_reg
));
320 /* Tell the DSP about it - DSP reads both control reg & freq reg */
321 return write_control_reg(chip
, control_reg
, frq_reg
, 0);
326 /* Set the sample clock source to internal, S/PDIF, ADAT */
327 static int set_input_clock(struct echoaudio
*chip
, u16 clock
)
329 u32 control_reg
, clocks_from_dsp
;
331 DE_ACT(("set_input_clock:\n"));
333 /* Mask off the clock select bits */
334 control_reg
= le32_to_cpu(chip
->comm_page
->control_register
) &
335 E3G_CLOCK_CLEAR_MASK
;
336 clocks_from_dsp
= le32_to_cpu(chip
->comm_page
->status_clocks
);
339 case ECHO_CLOCK_INTERNAL
:
340 DE_ACT(("Set Echo3G clock to INTERNAL\n"));
341 chip
->input_clock
= ECHO_CLOCK_INTERNAL
;
342 return set_sample_rate(chip
, chip
->sample_rate
);
343 case ECHO_CLOCK_SPDIF
:
344 if (chip
->digital_mode
== DIGITAL_MODE_ADAT
)
346 DE_ACT(("Set Echo3G clock to SPDIF\n"));
347 control_reg
|= E3G_SPDIF_CLOCK
;
348 if (clocks_from_dsp
& E3G_CLOCK_DETECT_BIT_SPDIF96
)
349 control_reg
|= E3G_DOUBLE_SPEED_MODE
;
351 control_reg
&= ~E3G_DOUBLE_SPEED_MODE
;
353 case ECHO_CLOCK_ADAT
:
354 if (chip
->digital_mode
!= DIGITAL_MODE_ADAT
)
356 DE_ACT(("Set Echo3G clock to ADAT\n"));
357 control_reg
|= E3G_ADAT_CLOCK
;
358 control_reg
&= ~E3G_DOUBLE_SPEED_MODE
;
360 case ECHO_CLOCK_WORD
:
361 DE_ACT(("Set Echo3G clock to WORD\n"));
362 control_reg
|= E3G_WORD_CLOCK
;
363 if (clocks_from_dsp
& E3G_CLOCK_DETECT_BIT_WORD96
)
364 control_reg
|= E3G_DOUBLE_SPEED_MODE
;
366 control_reg
&= ~E3G_DOUBLE_SPEED_MODE
;
369 DE_ACT(("Input clock 0x%x not supported for Echo3G\n", clock
));
373 chip
->input_clock
= clock
;
374 return write_control_reg(chip
, control_reg
, get_frq_reg(chip
), 1);
379 static int dsp_set_digital_mode(struct echoaudio
*chip
, u8 mode
)
382 int err
, incompatible_clock
;
384 /* Set clock to "internal" if it's not compatible with the new mode */
385 incompatible_clock
= FALSE
;
387 case DIGITAL_MODE_SPDIF_OPTICAL
:
388 case DIGITAL_MODE_SPDIF_RCA
:
389 if (chip
->input_clock
== ECHO_CLOCK_ADAT
)
390 incompatible_clock
= TRUE
;
392 case DIGITAL_MODE_ADAT
:
393 if (chip
->input_clock
== ECHO_CLOCK_SPDIF
)
394 incompatible_clock
= TRUE
;
397 DE_ACT(("Digital mode not supported: %d\n", mode
));
401 spin_lock_irq(&chip
->lock
);
403 if (incompatible_clock
) {
404 chip
->sample_rate
= 48000;
405 set_input_clock(chip
, ECHO_CLOCK_INTERNAL
);
408 /* Clear the current digital mode */
409 control_reg
= le32_to_cpu(chip
->comm_page
->control_register
);
410 control_reg
&= E3G_DIGITAL_MODE_CLEAR_MASK
;
412 /* Tweak the control reg */
414 case DIGITAL_MODE_SPDIF_OPTICAL
:
415 control_reg
|= E3G_SPDIF_OPTICAL_MODE
;
417 case DIGITAL_MODE_SPDIF_RCA
:
418 /* E3G_SPDIF_OPTICAL_MODE bit cleared */
420 case DIGITAL_MODE_ADAT
:
421 control_reg
|= E3G_ADAT_MODE
;
422 control_reg
&= ~E3G_DOUBLE_SPEED_MODE
; /* @@ useless */
426 err
= write_control_reg(chip
, control_reg
, get_frq_reg(chip
), 1);
427 spin_unlock_irq(&chip
->lock
);
430 chip
->digital_mode
= mode
;
432 DE_ACT(("set_digital_mode(%d)\n", chip
->digital_mode
));
433 return incompatible_clock
;