2 * QLogic Fibre Channel HBA Driver
3 * Copyright (c) 2003-2014 QLogic Corporation
5 * See LICENSE.qla2xxx for copyright and licensing details.
9 #include <linux/moduleparam.h>
10 #include <linux/vmalloc.h>
11 #include <linux/delay.h>
12 #include <linux/kthread.h>
13 #include <linux/mutex.h>
14 #include <linux/kobject.h>
15 #include <linux/slab.h>
16 #include <scsi/scsi_tcq.h>
17 #include <scsi/scsicam.h>
18 #include <scsi/scsi_transport.h>
19 #include <scsi/scsi_transport_fc.h>
21 #include "qla_target.h"
26 char qla2x00_version_str
[40];
28 static int apidev_major
;
31 * SRB allocation cache
33 static struct kmem_cache
*srb_cachep
;
36 * CT6 CTX allocation cache
38 static struct kmem_cache
*ctx_cachep
;
40 * error level for logging
42 int ql_errlev
= ql_log_all
;
44 static int ql2xenableclass2
;
45 module_param(ql2xenableclass2
, int, S_IRUGO
|S_IRUSR
);
46 MODULE_PARM_DESC(ql2xenableclass2
,
47 "Specify if Class 2 operations are supported from the very "
48 "beginning. Default is 0 - class 2 not supported.");
51 int ql2xlogintimeout
= 20;
52 module_param(ql2xlogintimeout
, int, S_IRUGO
);
53 MODULE_PARM_DESC(ql2xlogintimeout
,
54 "Login timeout value in seconds.");
56 int qlport_down_retry
;
57 module_param(qlport_down_retry
, int, S_IRUGO
);
58 MODULE_PARM_DESC(qlport_down_retry
,
59 "Maximum number of command retries to a port that returns "
60 "a PORT-DOWN status.");
62 int ql2xplogiabsentdevice
;
63 module_param(ql2xplogiabsentdevice
, int, S_IRUGO
|S_IWUSR
);
64 MODULE_PARM_DESC(ql2xplogiabsentdevice
,
65 "Option to enable PLOGI to devices that are not present after "
66 "a Fabric scan. This is needed for several broken switches. "
67 "Default is 0 - no PLOGI. 1 - perfom PLOGI.");
69 int ql2xloginretrycount
= 0;
70 module_param(ql2xloginretrycount
, int, S_IRUGO
);
71 MODULE_PARM_DESC(ql2xloginretrycount
,
72 "Specify an alternate value for the NVRAM login retry count.");
74 int ql2xallocfwdump
= 1;
75 module_param(ql2xallocfwdump
, int, S_IRUGO
);
76 MODULE_PARM_DESC(ql2xallocfwdump
,
77 "Option to enable allocation of memory for a firmware dump "
78 "during HBA initialization. Memory allocation requirements "
79 "vary by ISP type. Default is 1 - allocate memory.");
81 int ql2xextended_error_logging
;
82 module_param(ql2xextended_error_logging
, int, S_IRUGO
|S_IWUSR
);
83 module_param_named(logging
, ql2xextended_error_logging
, int, S_IRUGO
|S_IWUSR
);
84 MODULE_PARM_DESC(ql2xextended_error_logging
,
85 "Option to enable extended error logging,\n"
86 "\t\tDefault is 0 - no logging. 0x40000000 - Module Init & Probe.\n"
87 "\t\t0x20000000 - Mailbox Cmnds. 0x10000000 - Device Discovery.\n"
88 "\t\t0x08000000 - IO tracing. 0x04000000 - DPC Thread.\n"
89 "\t\t0x02000000 - Async events. 0x01000000 - Timer routines.\n"
90 "\t\t0x00800000 - User space. 0x00400000 - Task Management.\n"
91 "\t\t0x00200000 - AER/EEH. 0x00100000 - Multi Q.\n"
92 "\t\t0x00080000 - P3P Specific. 0x00040000 - Virtual Port.\n"
93 "\t\t0x00020000 - Buffer Dump. 0x00010000 - Misc.\n"
94 "\t\t0x00008000 - Verbose. 0x00004000 - Target.\n"
95 "\t\t0x00002000 - Target Mgmt. 0x00001000 - Target TMF.\n"
96 "\t\t0x7fffffff - For enabling all logs, can be too many logs.\n"
97 "\t\t0x1e400000 - Preferred value for capturing essential "
98 "debug information (equivalent to old "
99 "ql2xextended_error_logging=1).\n"
100 "\t\tDo LOGICAL OR of the value to enable more than one level");
102 int ql2xshiftctondsd
= 6;
103 module_param(ql2xshiftctondsd
, int, S_IRUGO
);
104 MODULE_PARM_DESC(ql2xshiftctondsd
,
105 "Set to control shifting of command type processing "
106 "based on total number of SG elements.");
108 int ql2xfdmienable
=1;
109 module_param(ql2xfdmienable
, int, S_IRUGO
|S_IWUSR
);
110 module_param_named(fdmi
, ql2xfdmienable
, int, S_IRUGO
|S_IWUSR
);
111 MODULE_PARM_DESC(ql2xfdmienable
,
112 "Enables FDMI registrations. "
113 "0 - no FDMI. Default is 1 - perform FDMI.");
115 #define MAX_Q_DEPTH 32
116 static int ql2xmaxqdepth
= MAX_Q_DEPTH
;
117 module_param(ql2xmaxqdepth
, int, S_IRUGO
|S_IWUSR
);
118 MODULE_PARM_DESC(ql2xmaxqdepth
,
119 "Maximum queue depth to set for each LUN. "
122 int ql2xenabledif
= 2;
123 module_param(ql2xenabledif
, int, S_IRUGO
);
124 MODULE_PARM_DESC(ql2xenabledif
,
125 " Enable T10-CRC-DIF:\n"
127 " 0 -- No DIF Support\n"
128 " 1 -- Enable DIF for all types\n"
129 " 2 -- Enable DIF for all types, except Type 0.\n");
131 int ql2xenablehba_err_chk
= 2;
132 module_param(ql2xenablehba_err_chk
, int, S_IRUGO
|S_IWUSR
);
133 MODULE_PARM_DESC(ql2xenablehba_err_chk
,
134 " Enable T10-CRC-DIF Error isolation by HBA:\n"
136 " 0 -- Error isolation disabled\n"
137 " 1 -- Error isolation enabled only for DIX Type 0\n"
138 " 2 -- Error isolation enabled for all Types\n");
140 int ql2xiidmaenable
=1;
141 module_param(ql2xiidmaenable
, int, S_IRUGO
);
142 MODULE_PARM_DESC(ql2xiidmaenable
,
143 "Enables iIDMA settings "
144 "Default is 1 - perform iIDMA. 0 - no iIDMA.");
146 int ql2xmaxqueues
= 1;
147 module_param(ql2xmaxqueues
, int, S_IRUGO
);
148 MODULE_PARM_DESC(ql2xmaxqueues
,
149 "Enables MQ settings "
150 "Default is 1 for single queue. Set it to number "
151 "of queues in MQ mode.");
153 int ql2xmultique_tag
;
154 module_param(ql2xmultique_tag
, int, S_IRUGO
);
155 MODULE_PARM_DESC(ql2xmultique_tag
,
156 "Enables CPU affinity settings for the driver "
157 "Default is 0 for no affinity of request and response IO. "
158 "Set it to 1 to turn on the cpu affinity.");
161 module_param(ql2xfwloadbin
, int, S_IRUGO
|S_IWUSR
);
162 module_param_named(fwload
, ql2xfwloadbin
, int, S_IRUGO
|S_IWUSR
);
163 MODULE_PARM_DESC(ql2xfwloadbin
,
164 "Option to specify location from which to load ISP firmware:.\n"
165 " 2 -- load firmware via the request_firmware() (hotplug).\n"
167 " 1 -- load firmware from flash.\n"
168 " 0 -- use default semantics.\n");
171 module_param(ql2xetsenable
, int, S_IRUGO
);
172 MODULE_PARM_DESC(ql2xetsenable
,
173 "Enables firmware ETS burst."
174 "Default is 0 - skip ETS enablement.");
177 module_param(ql2xdbwr
, int, S_IRUGO
|S_IWUSR
);
178 MODULE_PARM_DESC(ql2xdbwr
,
179 "Option to specify scheme for request queue posting.\n"
180 " 0 -- Regular doorbell.\n"
181 " 1 -- CAMRAM doorbell (faster).\n");
183 int ql2xtargetreset
= 1;
184 module_param(ql2xtargetreset
, int, S_IRUGO
);
185 MODULE_PARM_DESC(ql2xtargetreset
,
186 "Enable target reset."
187 "Default is 1 - use hw defaults.");
190 module_param(ql2xgffidenable
, int, S_IRUGO
);
191 MODULE_PARM_DESC(ql2xgffidenable
,
192 "Enables GFF_ID checks of port type. "
193 "Default is 0 - Do not use GFF_ID information.");
195 int ql2xasynctmfenable
;
196 module_param(ql2xasynctmfenable
, int, S_IRUGO
);
197 MODULE_PARM_DESC(ql2xasynctmfenable
,
198 "Enables issue of TM IOCBs asynchronously via IOCB mechanism"
199 "Default is 0 - Issue TM IOCBs via mailbox mechanism.");
201 int ql2xdontresethba
;
202 module_param(ql2xdontresethba
, int, S_IRUGO
|S_IWUSR
);
203 MODULE_PARM_DESC(ql2xdontresethba
,
204 "Option to specify reset behaviour.\n"
205 " 0 (Default) -- Reset on failure.\n"
206 " 1 -- Do not reset on failure.\n");
208 uint64_t ql2xmaxlun
= MAX_LUNS
;
209 module_param(ql2xmaxlun
, ullong
, S_IRUGO
);
210 MODULE_PARM_DESC(ql2xmaxlun
,
211 "Defines the maximum LU number to register with the SCSI "
212 "midlayer. Default is 65535.");
214 int ql2xmdcapmask
= 0x1F;
215 module_param(ql2xmdcapmask
, int, S_IRUGO
);
216 MODULE_PARM_DESC(ql2xmdcapmask
,
217 "Set the Minidump driver capture mask level. "
218 "Default is 0x1F - Can be set to 0x3, 0x7, 0xF, 0x1F, 0x7F.");
220 int ql2xmdenable
= 1;
221 module_param(ql2xmdenable
, int, S_IRUGO
);
222 MODULE_PARM_DESC(ql2xmdenable
,
223 "Enable/disable MiniDump. "
224 "0 - MiniDump disabled. "
225 "1 (Default) - MiniDump enabled.");
227 int ql2xexlogins
= 0;
228 module_param(ql2xexlogins
, uint
, S_IRUGO
|S_IWUSR
);
229 MODULE_PARM_DESC(ql2xexlogins
,
230 "Number of extended Logins. "
231 "0 (Default)- Disabled.");
233 int ql2xexchoffld
= 0;
234 module_param(ql2xexchoffld
, uint
, S_IRUGO
|S_IWUSR
);
235 MODULE_PARM_DESC(ql2xexchoffld
,
236 "Number of exchanges to offload. "
237 "0 (Default)- Disabled.");
239 int ql2xfwholdabts
= 0;
240 module_param(ql2xfwholdabts
, int, S_IRUGO
);
241 MODULE_PARM_DESC(ql2xfwholdabts
,
242 "Allow FW to hold status IOCB until ABTS rsp received. "
243 "0 (Default) Do not set fw option. "
244 "1 - Set fw option to hold ABTS.");
247 * SCSI host template entry points
249 static int qla2xxx_slave_configure(struct scsi_device
* device
);
250 static int qla2xxx_slave_alloc(struct scsi_device
*);
251 static int qla2xxx_scan_finished(struct Scsi_Host
*, unsigned long time
);
252 static void qla2xxx_scan_start(struct Scsi_Host
*);
253 static void qla2xxx_slave_destroy(struct scsi_device
*);
254 static int qla2xxx_queuecommand(struct Scsi_Host
*h
, struct scsi_cmnd
*cmd
);
255 static int qla2xxx_eh_abort(struct scsi_cmnd
*);
256 static int qla2xxx_eh_device_reset(struct scsi_cmnd
*);
257 static int qla2xxx_eh_target_reset(struct scsi_cmnd
*);
258 static int qla2xxx_eh_bus_reset(struct scsi_cmnd
*);
259 static int qla2xxx_eh_host_reset(struct scsi_cmnd
*);
261 static void qla2x00_clear_drv_active(struct qla_hw_data
*);
262 static void qla2x00_free_device(scsi_qla_host_t
*);
263 static void qla83xx_disable_laser(scsi_qla_host_t
*vha
);
265 struct scsi_host_template qla2xxx_driver_template
= {
266 .module
= THIS_MODULE
,
267 .name
= QLA2XXX_DRIVER_NAME
,
268 .queuecommand
= qla2xxx_queuecommand
,
270 .eh_abort_handler
= qla2xxx_eh_abort
,
271 .eh_device_reset_handler
= qla2xxx_eh_device_reset
,
272 .eh_target_reset_handler
= qla2xxx_eh_target_reset
,
273 .eh_bus_reset_handler
= qla2xxx_eh_bus_reset
,
274 .eh_host_reset_handler
= qla2xxx_eh_host_reset
,
276 .slave_configure
= qla2xxx_slave_configure
,
278 .slave_alloc
= qla2xxx_slave_alloc
,
279 .slave_destroy
= qla2xxx_slave_destroy
,
280 .scan_finished
= qla2xxx_scan_finished
,
281 .scan_start
= qla2xxx_scan_start
,
282 .change_queue_depth
= scsi_change_queue_depth
,
285 .use_clustering
= ENABLE_CLUSTERING
,
286 .sg_tablesize
= SG_ALL
,
288 .max_sectors
= 0xFFFF,
289 .shost_attrs
= qla2x00_host_attrs
,
291 .supported_mode
= MODE_INITIATOR
,
292 .track_queue_depth
= 1,
295 static struct scsi_transport_template
*qla2xxx_transport_template
= NULL
;
296 struct scsi_transport_template
*qla2xxx_transport_vport_template
= NULL
;
298 /* TODO Convert to inlines
304 qla2x00_start_timer(scsi_qla_host_t
*vha
, void *func
, unsigned long interval
)
306 init_timer(&vha
->timer
);
307 vha
->timer
.expires
= jiffies
+ interval
* HZ
;
308 vha
->timer
.data
= (unsigned long)vha
;
309 vha
->timer
.function
= (void (*)(unsigned long))func
;
310 add_timer(&vha
->timer
);
311 vha
->timer_active
= 1;
315 qla2x00_restart_timer(scsi_qla_host_t
*vha
, unsigned long interval
)
317 /* Currently used for 82XX only. */
318 if (vha
->device_flags
& DFLG_DEV_FAILED
) {
319 ql_dbg(ql_dbg_timer
, vha
, 0x600d,
320 "Device in a failed state, returning.\n");
324 mod_timer(&vha
->timer
, jiffies
+ interval
* HZ
);
327 static __inline__
void
328 qla2x00_stop_timer(scsi_qla_host_t
*vha
)
330 del_timer_sync(&vha
->timer
);
331 vha
->timer_active
= 0;
334 static int qla2x00_do_dpc(void *data
);
336 static void qla2x00_rst_aen(scsi_qla_host_t
*);
338 static int qla2x00_mem_alloc(struct qla_hw_data
*, uint16_t, uint16_t,
339 struct req_que
**, struct rsp_que
**);
340 static void qla2x00_free_fw_dump(struct qla_hw_data
*);
341 static void qla2x00_mem_free(struct qla_hw_data
*);
343 /* -------------------------------------------------------------------------- */
344 static int qla2x00_alloc_queues(struct qla_hw_data
*ha
, struct req_que
*req
,
347 scsi_qla_host_t
*vha
= pci_get_drvdata(ha
->pdev
);
348 ha
->req_q_map
= kzalloc(sizeof(struct req_que
*) * ha
->max_req_queues
,
350 if (!ha
->req_q_map
) {
351 ql_log(ql_log_fatal
, vha
, 0x003b,
352 "Unable to allocate memory for request queue ptrs.\n");
356 ha
->rsp_q_map
= kzalloc(sizeof(struct rsp_que
*) * ha
->max_rsp_queues
,
358 if (!ha
->rsp_q_map
) {
359 ql_log(ql_log_fatal
, vha
, 0x003c,
360 "Unable to allocate memory for response queue ptrs.\n");
364 * Make sure we record at least the request and response queue zero in
365 * case we need to free them if part of the probe fails.
367 ha
->rsp_q_map
[0] = rsp
;
368 ha
->req_q_map
[0] = req
;
369 set_bit(0, ha
->rsp_qid_map
);
370 set_bit(0, ha
->req_qid_map
);
374 kfree(ha
->req_q_map
);
375 ha
->req_q_map
= NULL
;
380 static void qla2x00_free_req_que(struct qla_hw_data
*ha
, struct req_que
*req
)
382 if (IS_QLAFX00(ha
)) {
383 if (req
&& req
->ring_fx00
)
384 dma_free_coherent(&ha
->pdev
->dev
,
385 (req
->length_fx00
+ 1) * sizeof(request_t
),
386 req
->ring_fx00
, req
->dma_fx00
);
387 } else if (req
&& req
->ring
)
388 dma_free_coherent(&ha
->pdev
->dev
,
389 (req
->length
+ 1) * sizeof(request_t
),
390 req
->ring
, req
->dma
);
393 kfree(req
->outstanding_cmds
);
399 static void qla2x00_free_rsp_que(struct qla_hw_data
*ha
, struct rsp_que
*rsp
)
401 if (IS_QLAFX00(ha
)) {
402 if (rsp
&& rsp
->ring
)
403 dma_free_coherent(&ha
->pdev
->dev
,
404 (rsp
->length_fx00
+ 1) * sizeof(request_t
),
405 rsp
->ring_fx00
, rsp
->dma_fx00
);
406 } else if (rsp
&& rsp
->ring
) {
407 dma_free_coherent(&ha
->pdev
->dev
,
408 (rsp
->length
+ 1) * sizeof(response_t
),
409 rsp
->ring
, rsp
->dma
);
415 static void qla2x00_free_queues(struct qla_hw_data
*ha
)
421 for (cnt
= 0; cnt
< ha
->max_req_queues
; cnt
++) {
422 if (!test_bit(cnt
, ha
->req_qid_map
))
425 req
= ha
->req_q_map
[cnt
];
426 qla2x00_free_req_que(ha
, req
);
428 kfree(ha
->req_q_map
);
429 ha
->req_q_map
= NULL
;
431 for (cnt
= 0; cnt
< ha
->max_rsp_queues
; cnt
++) {
432 if (!test_bit(cnt
, ha
->rsp_qid_map
))
435 rsp
= ha
->rsp_q_map
[cnt
];
436 qla2x00_free_rsp_que(ha
, rsp
);
438 kfree(ha
->rsp_q_map
);
439 ha
->rsp_q_map
= NULL
;
442 static int qla25xx_setup_mode(struct scsi_qla_host
*vha
)
444 uint16_t options
= 0;
446 struct qla_hw_data
*ha
= vha
->hw
;
448 if (!(ha
->fw_attributes
& BIT_6
)) {
449 ql_log(ql_log_warn
, vha
, 0x00d8,
450 "Firmware is not multi-queue capable.\n");
453 if (ql2xmultique_tag
) {
454 /* create a request queue for IO */
456 req
= qla25xx_create_req_que(ha
, options
, 0, 0, -1,
457 QLA_DEFAULT_QUE_QOS
);
459 ql_log(ql_log_warn
, vha
, 0x00e0,
460 "Failed to create request queue.\n");
463 ha
->wq
= alloc_workqueue("qla2xxx_wq", WQ_MEM_RECLAIM
, 1);
464 vha
->req
= ha
->req_q_map
[req
];
466 for (ques
= 1; ques
< ha
->max_rsp_queues
; ques
++) {
467 ret
= qla25xx_create_rsp_que(ha
, options
, 0, 0, req
);
469 ql_log(ql_log_warn
, vha
, 0x00e8,
470 "Failed to create response queue.\n");
474 ha
->flags
.cpu_affinity_enabled
= 1;
475 ql_dbg(ql_dbg_multiq
, vha
, 0xc007,
476 "CPU affinity mode enabled, "
477 "no. of response queues:%d no. of request queues:%d.\n",
478 ha
->max_rsp_queues
, ha
->max_req_queues
);
479 ql_dbg(ql_dbg_init
, vha
, 0x00e9,
480 "CPU affinity mode enabled, "
481 "no. of response queues:%d no. of request queues:%d.\n",
482 ha
->max_rsp_queues
, ha
->max_req_queues
);
486 qla25xx_delete_queues(vha
);
487 destroy_workqueue(ha
->wq
);
489 vha
->req
= ha
->req_q_map
[0];
492 kfree(ha
->req_q_map
);
493 kfree(ha
->rsp_q_map
);
494 ha
->max_req_queues
= ha
->max_rsp_queues
= 1;
499 qla2x00_pci_info_str(struct scsi_qla_host
*vha
, char *str
)
501 struct qla_hw_data
*ha
= vha
->hw
;
502 static char *pci_bus_modes
[] = {
503 "33", "66", "100", "133",
508 pci_bus
= (ha
->pci_attr
& (BIT_9
| BIT_10
)) >> 9;
511 strcat(str
, pci_bus_modes
[pci_bus
]);
513 pci_bus
= (ha
->pci_attr
& BIT_8
) >> 8;
515 strcat(str
, pci_bus_modes
[pci_bus
]);
517 strcat(str
, " MHz)");
523 qla24xx_pci_info_str(struct scsi_qla_host
*vha
, char *str
)
525 static char *pci_bus_modes
[] = { "33", "66", "100", "133", };
526 struct qla_hw_data
*ha
= vha
->hw
;
529 if (pci_is_pcie(ha
->pdev
)) {
531 uint32_t lstat
, lspeed
, lwidth
;
533 pcie_capability_read_dword(ha
->pdev
, PCI_EXP_LNKCAP
, &lstat
);
534 lspeed
= lstat
& PCI_EXP_LNKCAP_SLS
;
535 lwidth
= (lstat
& PCI_EXP_LNKCAP_MLW
) >> 4;
537 strcpy(str
, "PCIe (");
540 strcat(str
, "2.5GT/s ");
543 strcat(str
, "5.0GT/s ");
546 strcat(str
, "8.0GT/s ");
549 strcat(str
, "<unknown> ");
552 snprintf(lwstr
, sizeof(lwstr
), "x%d)", lwidth
);
559 pci_bus
= (ha
->pci_attr
& CSRX_PCIX_BUS_MODE_MASK
) >> 8;
560 if (pci_bus
== 0 || pci_bus
== 8) {
562 strcat(str
, pci_bus_modes
[pci_bus
>> 3]);
566 strcat(str
, "Mode 2");
568 strcat(str
, "Mode 1");
570 strcat(str
, pci_bus_modes
[pci_bus
& ~BIT_2
]);
572 strcat(str
, " MHz)");
578 qla2x00_fw_version_str(struct scsi_qla_host
*vha
, char *str
, size_t size
)
581 struct qla_hw_data
*ha
= vha
->hw
;
583 snprintf(str
, size
, "%d.%02d.%02d ", ha
->fw_major_version
,
584 ha
->fw_minor_version
, ha
->fw_subminor_version
);
586 if (ha
->fw_attributes
& BIT_9
) {
591 switch (ha
->fw_attributes
& 0xFF) {
605 sprintf(un_str
, "(%x)", ha
->fw_attributes
);
609 if (ha
->fw_attributes
& 0x100)
616 qla24xx_fw_version_str(struct scsi_qla_host
*vha
, char *str
, size_t size
)
618 struct qla_hw_data
*ha
= vha
->hw
;
620 snprintf(str
, size
, "%d.%02d.%02d (%x)", ha
->fw_major_version
,
621 ha
->fw_minor_version
, ha
->fw_subminor_version
, ha
->fw_attributes
);
626 qla2x00_sp_free_dma(void *vha
, void *ptr
)
628 srb_t
*sp
= (srb_t
*)ptr
;
629 struct scsi_cmnd
*cmd
= GET_CMD_SP(sp
);
630 struct qla_hw_data
*ha
= sp
->fcport
->vha
->hw
;
631 void *ctx
= GET_CMD_CTX_SP(sp
);
633 if (sp
->flags
& SRB_DMA_VALID
) {
635 sp
->flags
&= ~SRB_DMA_VALID
;
638 if (sp
->flags
& SRB_CRC_PROT_DMA_VALID
) {
639 dma_unmap_sg(&ha
->pdev
->dev
, scsi_prot_sglist(cmd
),
640 scsi_prot_sg_count(cmd
), cmd
->sc_data_direction
);
641 sp
->flags
&= ~SRB_CRC_PROT_DMA_VALID
;
644 if (sp
->flags
& SRB_CRC_CTX_DSD_VALID
) {
645 /* List assured to be having elements */
646 qla2x00_clean_dsd_pool(ha
, sp
, NULL
);
647 sp
->flags
&= ~SRB_CRC_CTX_DSD_VALID
;
650 if (sp
->flags
& SRB_CRC_CTX_DMA_VALID
) {
651 dma_pool_free(ha
->dl_dma_pool
, ctx
,
652 ((struct crc_context
*)ctx
)->crc_ctx_dma
);
653 sp
->flags
&= ~SRB_CRC_CTX_DMA_VALID
;
656 if (sp
->flags
& SRB_FCP_CMND_DMA_VALID
) {
657 struct ct6_dsd
*ctx1
= (struct ct6_dsd
*)ctx
;
659 dma_pool_free(ha
->fcp_cmnd_dma_pool
, ctx1
->fcp_cmnd
,
661 list_splice(&ctx1
->dsd_list
, &ha
->gbl_dsd_list
);
662 ha
->gbl_dsd_inuse
-= ctx1
->dsd_use_cnt
;
663 ha
->gbl_dsd_avail
+= ctx1
->dsd_use_cnt
;
664 mempool_free(ctx1
, ha
->ctx_mempool
);
669 qla2x00_rel_sp(sp
->fcport
->vha
, sp
);
673 qla2x00_sp_compl(void *data
, void *ptr
, int res
)
675 struct qla_hw_data
*ha
= (struct qla_hw_data
*)data
;
676 srb_t
*sp
= (srb_t
*)ptr
;
677 struct scsi_cmnd
*cmd
= GET_CMD_SP(sp
);
681 if (atomic_read(&sp
->ref_count
) == 0) {
682 ql_dbg(ql_dbg_io
, sp
->fcport
->vha
, 0x3015,
683 "SP reference-count to ZERO -- sp=%p cmd=%p.\n",
685 if (ql2xextended_error_logging
& ql_dbg_io
)
686 WARN_ON(atomic_read(&sp
->ref_count
) == 0);
689 if (!atomic_dec_and_test(&sp
->ref_count
))
692 qla2x00_sp_free_dma(ha
, sp
);
696 /* If we are SP1 here, we need to still take and release the host_lock as SP1
697 * does not have the changes necessary to avoid taking host->host_lock.
700 qla2xxx_queuecommand(struct Scsi_Host
*host
, struct scsi_cmnd
*cmd
)
702 scsi_qla_host_t
*vha
= shost_priv(host
);
703 fc_port_t
*fcport
= (struct fc_port
*) cmd
->device
->hostdata
;
704 struct fc_rport
*rport
= starget_to_rport(scsi_target(cmd
->device
));
705 struct qla_hw_data
*ha
= vha
->hw
;
706 struct scsi_qla_host
*base_vha
= pci_get_drvdata(ha
->pdev
);
710 if (ha
->flags
.eeh_busy
) {
711 if (ha
->flags
.pci_channel_io_perm_failure
) {
712 ql_dbg(ql_dbg_aer
, vha
, 0x9010,
713 "PCI Channel IO permanent failure, exiting "
715 cmd
->result
= DID_NO_CONNECT
<< 16;
717 ql_dbg(ql_dbg_aer
, vha
, 0x9011,
718 "EEH_Busy, Requeuing the cmd=%p.\n", cmd
);
719 cmd
->result
= DID_REQUEUE
<< 16;
721 goto qc24_fail_command
;
724 rval
= fc_remote_port_chkready(rport
);
727 ql_dbg(ql_dbg_io
+ ql_dbg_verbose
, vha
, 0x3003,
728 "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
730 goto qc24_fail_command
;
733 if (!vha
->flags
.difdix_supported
&&
734 scsi_get_prot_op(cmd
) != SCSI_PROT_NORMAL
) {
735 ql_dbg(ql_dbg_io
, vha
, 0x3004,
736 "DIF Cap not reg, fail DIF capable cmd's:%p.\n",
738 cmd
->result
= DID_NO_CONNECT
<< 16;
739 goto qc24_fail_command
;
743 cmd
->result
= DID_NO_CONNECT
<< 16;
744 goto qc24_fail_command
;
747 if (atomic_read(&fcport
->state
) != FCS_ONLINE
) {
748 if (atomic_read(&fcport
->state
) == FCS_DEVICE_DEAD
||
749 atomic_read(&base_vha
->loop_state
) == LOOP_DEAD
) {
750 ql_dbg(ql_dbg_io
, vha
, 0x3005,
751 "Returning DNC, fcport_state=%d loop_state=%d.\n",
752 atomic_read(&fcport
->state
),
753 atomic_read(&base_vha
->loop_state
));
754 cmd
->result
= DID_NO_CONNECT
<< 16;
755 goto qc24_fail_command
;
757 goto qc24_target_busy
;
761 * Return target busy if we've received a non-zero retry_delay_timer
764 if (fcport
->retry_delay_timestamp
== 0) {
765 /* retry delay not set */
766 } else if (time_after(jiffies
, fcport
->retry_delay_timestamp
))
767 fcport
->retry_delay_timestamp
= 0;
769 goto qc24_target_busy
;
771 sp
= qla2x00_get_sp(vha
, fcport
, GFP_ATOMIC
);
775 sp
->u
.scmd
.cmd
= cmd
;
776 sp
->type
= SRB_SCSI_CMD
;
777 atomic_set(&sp
->ref_count
, 1);
778 CMD_SP(cmd
) = (void *)sp
;
779 sp
->free
= qla2x00_sp_free_dma
;
780 sp
->done
= qla2x00_sp_compl
;
782 rval
= ha
->isp_ops
->start_scsi(sp
);
783 if (rval
!= QLA_SUCCESS
) {
784 ql_dbg(ql_dbg_io
+ ql_dbg_verbose
, vha
, 0x3013,
785 "Start scsi failed rval=%d for cmd=%p.\n", rval
, cmd
);
786 goto qc24_host_busy_free_sp
;
791 qc24_host_busy_free_sp
:
792 qla2x00_sp_free_dma(ha
, sp
);
795 return SCSI_MLQUEUE_HOST_BUSY
;
798 return SCSI_MLQUEUE_TARGET_BUSY
;
807 * qla2x00_eh_wait_on_command
808 * Waits for the command to be returned by the Firmware for some
812 * cmd = Scsi Command to wait on.
819 qla2x00_eh_wait_on_command(struct scsi_cmnd
*cmd
)
821 #define ABORT_POLLING_PERIOD 1000
822 #define ABORT_WAIT_ITER ((2 * 1000) / (ABORT_POLLING_PERIOD))
823 unsigned long wait_iter
= ABORT_WAIT_ITER
;
824 scsi_qla_host_t
*vha
= shost_priv(cmd
->device
->host
);
825 struct qla_hw_data
*ha
= vha
->hw
;
826 int ret
= QLA_SUCCESS
;
828 if (unlikely(pci_channel_offline(ha
->pdev
)) || ha
->flags
.eeh_busy
) {
829 ql_dbg(ql_dbg_taskm
, vha
, 0x8005,
830 "Return:eh_wait.\n");
834 while (CMD_SP(cmd
) && wait_iter
--) {
835 msleep(ABORT_POLLING_PERIOD
);
838 ret
= QLA_FUNCTION_FAILED
;
844 * qla2x00_wait_for_hba_online
845 * Wait till the HBA is online after going through
846 * <= MAX_RETRIES_OF_ISP_ABORT or
847 * finally HBA is disabled ie marked offline
850 * ha - pointer to host adapter structure
853 * Does context switching-Release SPIN_LOCK
854 * (if any) before calling this routine.
857 * Success (Adapter is online) : 0
858 * Failed (Adapter is offline/disabled) : 1
861 qla2x00_wait_for_hba_online(scsi_qla_host_t
*vha
)
864 unsigned long wait_online
;
865 struct qla_hw_data
*ha
= vha
->hw
;
866 scsi_qla_host_t
*base_vha
= pci_get_drvdata(ha
->pdev
);
868 wait_online
= jiffies
+ (MAX_LOOP_TIMEOUT
* HZ
);
869 while (((test_bit(ISP_ABORT_NEEDED
, &base_vha
->dpc_flags
)) ||
870 test_bit(ABORT_ISP_ACTIVE
, &base_vha
->dpc_flags
) ||
871 test_bit(ISP_ABORT_RETRY
, &base_vha
->dpc_flags
) ||
872 ha
->dpc_active
) && time_before(jiffies
, wait_online
)) {
876 if (base_vha
->flags
.online
)
877 return_status
= QLA_SUCCESS
;
879 return_status
= QLA_FUNCTION_FAILED
;
881 return (return_status
);
885 * qla2x00_wait_for_hba_ready
886 * Wait till the HBA is ready before doing driver unload
889 * ha - pointer to host adapter structure
892 * Does context switching-Release SPIN_LOCK
893 * (if any) before calling this routine.
897 qla2x00_wait_for_hba_ready(scsi_qla_host_t
*vha
)
899 struct qla_hw_data
*ha
= vha
->hw
;
900 scsi_qla_host_t
*base_vha
= pci_get_drvdata(ha
->pdev
);
902 while (((qla2x00_reset_active(vha
)) || ha
->dpc_active
||
903 ha
->flags
.mbox_busy
) ||
904 test_bit(FX00_RESET_RECOVERY
, &vha
->dpc_flags
) ||
905 test_bit(FX00_TARGET_SCAN
, &vha
->dpc_flags
)) {
906 if (test_bit(UNLOADING
, &base_vha
->dpc_flags
))
913 qla2x00_wait_for_chip_reset(scsi_qla_host_t
*vha
)
916 unsigned long wait_reset
;
917 struct qla_hw_data
*ha
= vha
->hw
;
918 scsi_qla_host_t
*base_vha
= pci_get_drvdata(ha
->pdev
);
920 wait_reset
= jiffies
+ (MAX_LOOP_TIMEOUT
* HZ
);
921 while (((test_bit(ISP_ABORT_NEEDED
, &base_vha
->dpc_flags
)) ||
922 test_bit(ABORT_ISP_ACTIVE
, &base_vha
->dpc_flags
) ||
923 test_bit(ISP_ABORT_RETRY
, &base_vha
->dpc_flags
) ||
924 ha
->dpc_active
) && time_before(jiffies
, wait_reset
)) {
928 if (!test_bit(ISP_ABORT_NEEDED
, &base_vha
->dpc_flags
) &&
929 ha
->flags
.chip_reset_done
)
932 if (ha
->flags
.chip_reset_done
)
933 return_status
= QLA_SUCCESS
;
935 return_status
= QLA_FUNCTION_FAILED
;
937 return return_status
;
941 sp_get(struct srb
*sp
)
943 atomic_inc(&sp
->ref_count
);
946 #define ISP_REG_DISCONNECT 0xffffffffU
947 /**************************************************************************
948 * qla2x00_isp_reg_stat
951 * Read the host status register of ISP before aborting the command.
954 * ha = pointer to host adapter structure.
958 * Either true or false.
960 * Note: Return true if there is register disconnect.
961 **************************************************************************/
963 uint32_t qla2x00_isp_reg_stat(struct qla_hw_data
*ha
)
965 struct device_reg_24xx __iomem
*reg
= &ha
->iobase
->isp24
;
967 return ((RD_REG_DWORD(®
->host_status
)) == ISP_REG_DISCONNECT
);
970 /**************************************************************************
974 * The abort function will abort the specified command.
977 * cmd = Linux SCSI command packet to be aborted.
980 * Either SUCCESS or FAILED.
983 * Only return FAILED if command not returned by firmware.
984 **************************************************************************/
986 qla2xxx_eh_abort(struct scsi_cmnd
*cmd
)
988 scsi_qla_host_t
*vha
= shost_priv(cmd
->device
->host
);
995 struct qla_hw_data
*ha
= vha
->hw
;
997 if (qla2x00_isp_reg_stat(ha
)) {
998 ql_log(ql_log_info
, vha
, 0x8042,
999 "PCI/Register disconnect, exiting.\n");
1005 ret
= fc_block_scsi_eh(cmd
);
1010 id
= cmd
->device
->id
;
1011 lun
= cmd
->device
->lun
;
1013 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
1014 sp
= (srb_t
*) CMD_SP(cmd
);
1016 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
1020 ql_dbg(ql_dbg_taskm
, vha
, 0x8002,
1021 "Aborting from RISC nexus=%ld:%d:%llu sp=%p cmd=%p handle=%x\n",
1022 vha
->host_no
, id
, lun
, sp
, cmd
, sp
->handle
);
1024 /* Get a reference to the sp and drop the lock.*/
1027 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
1028 rval
= ha
->isp_ops
->abort_command(sp
);
1030 if (rval
== QLA_FUNCTION_PARAMETER_ERROR
)
1035 ql_dbg(ql_dbg_taskm
, vha
, 0x8003,
1036 "Abort command mbx failed cmd=%p, rval=%x.\n", cmd
, rval
);
1038 ql_dbg(ql_dbg_taskm
, vha
, 0x8004,
1039 "Abort command mbx success cmd=%p.\n", cmd
);
1043 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
1044 sp
->done(ha
, sp
, 0);
1045 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
1047 /* Did the command return during mailbox execution? */
1048 if (ret
== FAILED
&& !CMD_SP(cmd
))
1051 /* Wait for the command to be returned. */
1053 if (qla2x00_eh_wait_on_command(cmd
) != QLA_SUCCESS
) {
1054 ql_log(ql_log_warn
, vha
, 0x8006,
1055 "Abort handler timed out cmd=%p.\n", cmd
);
1060 ql_log(ql_log_info
, vha
, 0x801c,
1061 "Abort command issued nexus=%ld:%d:%llu -- %d %x.\n",
1062 vha
->host_no
, id
, lun
, wait
, ret
);
1068 qla2x00_eh_wait_for_pending_commands(scsi_qla_host_t
*vha
, unsigned int t
,
1069 uint64_t l
, enum nexus_wait_type type
)
1071 int cnt
, match
, status
;
1072 unsigned long flags
;
1073 struct qla_hw_data
*ha
= vha
->hw
;
1074 struct req_que
*req
;
1076 struct scsi_cmnd
*cmd
;
1078 status
= QLA_SUCCESS
;
1080 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
1082 for (cnt
= 1; status
== QLA_SUCCESS
&&
1083 cnt
< req
->num_outstanding_cmds
; cnt
++) {
1084 sp
= req
->outstanding_cmds
[cnt
];
1087 if (sp
->type
!= SRB_SCSI_CMD
)
1089 if (vha
->vp_idx
!= sp
->fcport
->vha
->vp_idx
)
1092 cmd
= GET_CMD_SP(sp
);
1098 match
= cmd
->device
->id
== t
;
1101 match
= (cmd
->device
->id
== t
&&
1102 cmd
->device
->lun
== l
);
1108 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
1109 status
= qla2x00_eh_wait_on_command(cmd
);
1110 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
1112 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
1117 static char *reset_errors
[] = {
1120 "Task management failed",
1121 "Waiting for command completions",
1125 __qla2xxx_eh_generic_reset(char *name
, enum nexus_wait_type type
,
1126 struct scsi_cmnd
*cmd
, int (*do_reset
)(struct fc_port
*, uint64_t, int))
1128 scsi_qla_host_t
*vha
= shost_priv(cmd
->device
->host
);
1129 fc_port_t
*fcport
= (struct fc_port
*) cmd
->device
->hostdata
;
1136 err
= fc_block_scsi_eh(cmd
);
1140 ql_log(ql_log_info
, vha
, 0x8009,
1141 "%s RESET ISSUED nexus=%ld:%d:%llu cmd=%p.\n", name
, vha
->host_no
,
1142 cmd
->device
->id
, cmd
->device
->lun
, cmd
);
1145 if (qla2x00_wait_for_hba_online(vha
) != QLA_SUCCESS
) {
1146 ql_log(ql_log_warn
, vha
, 0x800a,
1147 "Wait for hba online failed for cmd=%p.\n", cmd
);
1148 goto eh_reset_failed
;
1151 if (do_reset(fcport
, cmd
->device
->lun
, cmd
->request
->cpu
+ 1)
1153 ql_log(ql_log_warn
, vha
, 0x800c,
1154 "do_reset failed for cmd=%p.\n", cmd
);
1155 goto eh_reset_failed
;
1158 if (qla2x00_eh_wait_for_pending_commands(vha
, cmd
->device
->id
,
1159 cmd
->device
->lun
, type
) != QLA_SUCCESS
) {
1160 ql_log(ql_log_warn
, vha
, 0x800d,
1161 "wait for pending cmds failed for cmd=%p.\n", cmd
);
1162 goto eh_reset_failed
;
1165 ql_log(ql_log_info
, vha
, 0x800e,
1166 "%s RESET SUCCEEDED nexus:%ld:%d:%llu cmd=%p.\n", name
,
1167 vha
->host_no
, cmd
->device
->id
, cmd
->device
->lun
, cmd
);
1172 ql_log(ql_log_info
, vha
, 0x800f,
1173 "%s RESET FAILED: %s nexus=%ld:%d:%llu cmd=%p.\n", name
,
1174 reset_errors
[err
], vha
->host_no
, cmd
->device
->id
, cmd
->device
->lun
,
1180 qla2xxx_eh_device_reset(struct scsi_cmnd
*cmd
)
1182 scsi_qla_host_t
*vha
= shost_priv(cmd
->device
->host
);
1183 struct qla_hw_data
*ha
= vha
->hw
;
1185 if (qla2x00_isp_reg_stat(ha
)) {
1186 ql_log(ql_log_info
, vha
, 0x803e,
1187 "PCI/Register disconnect, exiting.\n");
1191 return __qla2xxx_eh_generic_reset("DEVICE", WAIT_LUN
, cmd
,
1192 ha
->isp_ops
->lun_reset
);
1196 qla2xxx_eh_target_reset(struct scsi_cmnd
*cmd
)
1198 scsi_qla_host_t
*vha
= shost_priv(cmd
->device
->host
);
1199 struct qla_hw_data
*ha
= vha
->hw
;
1201 if (qla2x00_isp_reg_stat(ha
)) {
1202 ql_log(ql_log_info
, vha
, 0x803f,
1203 "PCI/Register disconnect, exiting.\n");
1207 return __qla2xxx_eh_generic_reset("TARGET", WAIT_TARGET
, cmd
,
1208 ha
->isp_ops
->target_reset
);
1211 /**************************************************************************
1212 * qla2xxx_eh_bus_reset
1215 * The bus reset function will reset the bus and abort any executing
1219 * cmd = Linux SCSI command packet of the command that cause the
1223 * SUCCESS/FAILURE (defined as macro in scsi.h).
1225 **************************************************************************/
1227 qla2xxx_eh_bus_reset(struct scsi_cmnd
*cmd
)
1229 scsi_qla_host_t
*vha
= shost_priv(cmd
->device
->host
);
1230 fc_port_t
*fcport
= (struct fc_port
*) cmd
->device
->hostdata
;
1234 struct qla_hw_data
*ha
= vha
->hw
;
1236 if (qla2x00_isp_reg_stat(ha
)) {
1237 ql_log(ql_log_info
, vha
, 0x8040,
1238 "PCI/Register disconnect, exiting.\n");
1242 id
= cmd
->device
->id
;
1243 lun
= cmd
->device
->lun
;
1249 ret
= fc_block_scsi_eh(cmd
);
1254 ql_log(ql_log_info
, vha
, 0x8012,
1255 "BUS RESET ISSUED nexus=%ld:%d:%llu.\n", vha
->host_no
, id
, lun
);
1257 if (qla2x00_wait_for_hba_online(vha
) != QLA_SUCCESS
) {
1258 ql_log(ql_log_fatal
, vha
, 0x8013,
1259 "Wait for hba online failed board disabled.\n");
1260 goto eh_bus_reset_done
;
1263 if (qla2x00_loop_reset(vha
) == QLA_SUCCESS
)
1267 goto eh_bus_reset_done
;
1269 /* Flush outstanding commands. */
1270 if (qla2x00_eh_wait_for_pending_commands(vha
, 0, 0, WAIT_HOST
) !=
1272 ql_log(ql_log_warn
, vha
, 0x8014,
1273 "Wait for pending commands failed.\n");
1278 ql_log(ql_log_warn
, vha
, 0x802b,
1279 "BUS RESET %s nexus=%ld:%d:%llu.\n",
1280 (ret
== FAILED
) ? "FAILED" : "SUCCEEDED", vha
->host_no
, id
, lun
);
1285 /**************************************************************************
1286 * qla2xxx_eh_host_reset
1289 * The reset function will reset the Adapter.
1292 * cmd = Linux SCSI command packet of the command that cause the
1296 * Either SUCCESS or FAILED.
1299 **************************************************************************/
1301 qla2xxx_eh_host_reset(struct scsi_cmnd
*cmd
)
1303 scsi_qla_host_t
*vha
= shost_priv(cmd
->device
->host
);
1304 struct qla_hw_data
*ha
= vha
->hw
;
1308 scsi_qla_host_t
*base_vha
= pci_get_drvdata(ha
->pdev
);
1310 if (qla2x00_isp_reg_stat(ha
)) {
1311 ql_log(ql_log_info
, vha
, 0x8041,
1312 "PCI/Register disconnect, exiting.\n");
1313 schedule_work(&ha
->board_disable
);
1317 id
= cmd
->device
->id
;
1318 lun
= cmd
->device
->lun
;
1320 ql_log(ql_log_info
, vha
, 0x8018,
1321 "ADAPTER RESET ISSUED nexus=%ld:%d:%llu.\n", vha
->host_no
, id
, lun
);
1324 * No point in issuing another reset if one is active. Also do not
1325 * attempt a reset if we are updating flash.
1327 if (qla2x00_reset_active(vha
) || ha
->optrom_state
!= QLA_SWAITING
)
1328 goto eh_host_reset_lock
;
1330 if (vha
!= base_vha
) {
1331 if (qla2x00_vp_abort_isp(vha
))
1332 goto eh_host_reset_lock
;
1334 if (IS_P3P_TYPE(vha
->hw
)) {
1335 if (!qla82xx_fcoe_ctx_reset(vha
)) {
1336 /* Ctx reset success */
1338 goto eh_host_reset_lock
;
1340 /* fall thru if ctx reset failed */
1343 flush_workqueue(ha
->wq
);
1345 set_bit(ABORT_ISP_ACTIVE
, &base_vha
->dpc_flags
);
1346 if (ha
->isp_ops
->abort_isp(base_vha
)) {
1347 clear_bit(ABORT_ISP_ACTIVE
, &base_vha
->dpc_flags
);
1348 /* failed. schedule dpc to try */
1349 set_bit(ISP_ABORT_NEEDED
, &base_vha
->dpc_flags
);
1351 if (qla2x00_wait_for_hba_online(vha
) != QLA_SUCCESS
) {
1352 ql_log(ql_log_warn
, vha
, 0x802a,
1353 "wait for hba online failed.\n");
1354 goto eh_host_reset_lock
;
1357 clear_bit(ABORT_ISP_ACTIVE
, &base_vha
->dpc_flags
);
1360 /* Waiting for command to be returned to OS.*/
1361 if (qla2x00_eh_wait_for_pending_commands(vha
, 0, 0, WAIT_HOST
) ==
1366 ql_log(ql_log_info
, vha
, 0x8017,
1367 "ADAPTER RESET %s nexus=%ld:%d:%llu.\n",
1368 (ret
== FAILED
) ? "FAILED" : "SUCCEEDED", vha
->host_no
, id
, lun
);
1374 * qla2x00_loop_reset
1378 * ha = adapter block pointer.
1384 qla2x00_loop_reset(scsi_qla_host_t
*vha
)
1387 struct fc_port
*fcport
;
1388 struct qla_hw_data
*ha
= vha
->hw
;
1390 if (IS_QLAFX00(ha
)) {
1391 return qlafx00_loop_reset(vha
);
1394 if (ql2xtargetreset
== 1 && ha
->flags
.enable_target_reset
) {
1395 list_for_each_entry(fcport
, &vha
->vp_fcports
, list
) {
1396 if (fcport
->port_type
!= FCT_TARGET
)
1399 ret
= ha
->isp_ops
->target_reset(fcport
, 0, 0);
1400 if (ret
!= QLA_SUCCESS
) {
1401 ql_dbg(ql_dbg_taskm
, vha
, 0x802c,
1402 "Bus Reset failed: Reset=%d "
1403 "d_id=%x.\n", ret
, fcport
->d_id
.b24
);
1409 if (ha
->flags
.enable_lip_full_login
&& !IS_CNA_CAPABLE(ha
)) {
1410 atomic_set(&vha
->loop_state
, LOOP_DOWN
);
1411 atomic_set(&vha
->loop_down_timer
, LOOP_DOWN_TIME
);
1412 qla2x00_mark_all_devices_lost(vha
, 0);
1413 ret
= qla2x00_full_login_lip(vha
);
1414 if (ret
!= QLA_SUCCESS
) {
1415 ql_dbg(ql_dbg_taskm
, vha
, 0x802d,
1416 "full_login_lip=%d.\n", ret
);
1420 if (ha
->flags
.enable_lip_reset
) {
1421 ret
= qla2x00_lip_reset(vha
);
1422 if (ret
!= QLA_SUCCESS
)
1423 ql_dbg(ql_dbg_taskm
, vha
, 0x802e,
1424 "lip_reset failed (%d).\n", ret
);
1427 /* Issue marker command only when we are going to start the I/O */
1428 vha
->marker_needed
= 1;
1434 qla2x00_abort_all_cmds(scsi_qla_host_t
*vha
, int res
)
1437 unsigned long flags
;
1439 struct qla_hw_data
*ha
= vha
->hw
;
1440 struct req_que
*req
;
1442 qlt_host_reset_handler(ha
);
1444 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
1445 for (que
= 0; que
< ha
->max_req_queues
; que
++) {
1446 req
= ha
->req_q_map
[que
];
1449 if (!req
->outstanding_cmds
)
1451 for (cnt
= 1; cnt
< req
->num_outstanding_cmds
; cnt
++) {
1452 sp
= req
->outstanding_cmds
[cnt
];
1454 req
->outstanding_cmds
[cnt
] = NULL
;
1455 sp
->done(vha
, sp
, res
);
1459 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
1463 qla2xxx_slave_alloc(struct scsi_device
*sdev
)
1465 struct fc_rport
*rport
= starget_to_rport(scsi_target(sdev
));
1467 if (!rport
|| fc_remote_port_chkready(rport
))
1470 sdev
->hostdata
= *(fc_port_t
**)rport
->dd_data
;
1476 qla2xxx_slave_configure(struct scsi_device
*sdev
)
1478 scsi_qla_host_t
*vha
= shost_priv(sdev
->host
);
1479 struct req_que
*req
= vha
->req
;
1481 if (IS_T10_PI_CAPABLE(vha
->hw
))
1482 blk_queue_update_dma_alignment(sdev
->request_queue
, 0x7);
1484 scsi_change_queue_depth(sdev
, req
->max_q_depth
);
1489 qla2xxx_slave_destroy(struct scsi_device
*sdev
)
1491 sdev
->hostdata
= NULL
;
1495 * qla2x00_config_dma_addressing() - Configure OS DMA addressing method.
1498 * At exit, the @ha's flags.enable_64bit_addressing set to indicated
1499 * supported addressing method.
1502 qla2x00_config_dma_addressing(struct qla_hw_data
*ha
)
1504 /* Assume a 32bit DMA mask. */
1505 ha
->flags
.enable_64bit_addressing
= 0;
1507 if (!dma_set_mask(&ha
->pdev
->dev
, DMA_BIT_MASK(64))) {
1508 /* Any upper-dword bits set? */
1509 if (MSD(dma_get_required_mask(&ha
->pdev
->dev
)) &&
1510 !pci_set_consistent_dma_mask(ha
->pdev
, DMA_BIT_MASK(64))) {
1511 /* Ok, a 64bit DMA mask is applicable. */
1512 ha
->flags
.enable_64bit_addressing
= 1;
1513 ha
->isp_ops
->calc_req_entries
= qla2x00_calc_iocbs_64
;
1514 ha
->isp_ops
->build_iocbs
= qla2x00_build_scsi_iocbs_64
;
1519 dma_set_mask(&ha
->pdev
->dev
, DMA_BIT_MASK(32));
1520 pci_set_consistent_dma_mask(ha
->pdev
, DMA_BIT_MASK(32));
1524 qla2x00_enable_intrs(struct qla_hw_data
*ha
)
1526 unsigned long flags
= 0;
1527 struct device_reg_2xxx __iomem
*reg
= &ha
->iobase
->isp
;
1529 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
1530 ha
->interrupts_on
= 1;
1531 /* enable risc and host interrupts */
1532 WRT_REG_WORD(®
->ictrl
, ICR_EN_INT
| ICR_EN_RISC
);
1533 RD_REG_WORD(®
->ictrl
);
1534 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
1539 qla2x00_disable_intrs(struct qla_hw_data
*ha
)
1541 unsigned long flags
= 0;
1542 struct device_reg_2xxx __iomem
*reg
= &ha
->iobase
->isp
;
1544 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
1545 ha
->interrupts_on
= 0;
1546 /* disable risc and host interrupts */
1547 WRT_REG_WORD(®
->ictrl
, 0);
1548 RD_REG_WORD(®
->ictrl
);
1549 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
1553 qla24xx_enable_intrs(struct qla_hw_data
*ha
)
1555 unsigned long flags
= 0;
1556 struct device_reg_24xx __iomem
*reg
= &ha
->iobase
->isp24
;
1558 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
1559 ha
->interrupts_on
= 1;
1560 WRT_REG_DWORD(®
->ictrl
, ICRX_EN_RISC_INT
);
1561 RD_REG_DWORD(®
->ictrl
);
1562 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
1566 qla24xx_disable_intrs(struct qla_hw_data
*ha
)
1568 unsigned long flags
= 0;
1569 struct device_reg_24xx __iomem
*reg
= &ha
->iobase
->isp24
;
1571 if (IS_NOPOLLING_TYPE(ha
))
1573 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
1574 ha
->interrupts_on
= 0;
1575 WRT_REG_DWORD(®
->ictrl
, 0);
1576 RD_REG_DWORD(®
->ictrl
);
1577 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
1581 qla2x00_iospace_config(struct qla_hw_data
*ha
)
1583 resource_size_t pio
;
1587 if (pci_request_selected_regions(ha
->pdev
, ha
->bars
,
1588 QLA2XXX_DRIVER_NAME
)) {
1589 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x0011,
1590 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
1591 pci_name(ha
->pdev
));
1592 goto iospace_error_exit
;
1594 if (!(ha
->bars
& 1))
1597 /* We only need PIO for Flash operations on ISP2312 v2 chips. */
1598 pio
= pci_resource_start(ha
->pdev
, 0);
1599 if (pci_resource_flags(ha
->pdev
, 0) & IORESOURCE_IO
) {
1600 if (pci_resource_len(ha
->pdev
, 0) < MIN_IOBASE_LEN
) {
1601 ql_log_pci(ql_log_warn
, ha
->pdev
, 0x0012,
1602 "Invalid pci I/O region size (%s).\n",
1603 pci_name(ha
->pdev
));
1607 ql_log_pci(ql_log_warn
, ha
->pdev
, 0x0013,
1608 "Region #0 no a PIO resource (%s).\n",
1609 pci_name(ha
->pdev
));
1612 ha
->pio_address
= pio
;
1613 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x0014,
1614 "PIO address=%llu.\n",
1615 (unsigned long long)ha
->pio_address
);
1618 /* Use MMIO operations for all accesses. */
1619 if (!(pci_resource_flags(ha
->pdev
, 1) & IORESOURCE_MEM
)) {
1620 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x0015,
1621 "Region #1 not an MMIO resource (%s), aborting.\n",
1622 pci_name(ha
->pdev
));
1623 goto iospace_error_exit
;
1625 if (pci_resource_len(ha
->pdev
, 1) < MIN_IOBASE_LEN
) {
1626 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x0016,
1627 "Invalid PCI mem region size (%s), aborting.\n",
1628 pci_name(ha
->pdev
));
1629 goto iospace_error_exit
;
1632 ha
->iobase
= ioremap(pci_resource_start(ha
->pdev
, 1), MIN_IOBASE_LEN
);
1634 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x0017,
1635 "Cannot remap MMIO (%s), aborting.\n",
1636 pci_name(ha
->pdev
));
1637 goto iospace_error_exit
;
1640 /* Determine queue resources */
1641 ha
->max_req_queues
= ha
->max_rsp_queues
= 1;
1642 if ((ql2xmaxqueues
<= 1 && !ql2xmultique_tag
) ||
1643 (ql2xmaxqueues
> 1 && ql2xmultique_tag
) ||
1644 (!IS_QLA25XX(ha
) && !IS_QLA81XX(ha
)))
1647 ha
->mqiobase
= ioremap(pci_resource_start(ha
->pdev
, 3),
1648 pci_resource_len(ha
->pdev
, 3));
1650 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x0018,
1651 "MQIO Base=%p.\n", ha
->mqiobase
);
1652 /* Read MSIX vector size of the board */
1653 pci_read_config_word(ha
->pdev
, QLA_PCI_MSIX_CONTROL
, &msix
);
1654 ha
->msix_count
= msix
;
1655 /* Max queues are bounded by available msix vectors */
1656 /* queue 0 uses two msix vectors */
1657 if (ql2xmultique_tag
) {
1658 cpus
= num_online_cpus();
1659 ha
->max_rsp_queues
= (ha
->msix_count
- 1 > cpus
) ?
1660 (cpus
+ 1) : (ha
->msix_count
- 1);
1661 ha
->max_req_queues
= 2;
1662 } else if (ql2xmaxqueues
> 1) {
1663 ha
->max_req_queues
= ql2xmaxqueues
> QLA_MQ_SIZE
?
1664 QLA_MQ_SIZE
: ql2xmaxqueues
;
1665 ql_dbg_pci(ql_dbg_multiq
, ha
->pdev
, 0xc008,
1666 "QoS mode set, max no of request queues:%d.\n",
1667 ha
->max_req_queues
);
1668 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x0019,
1669 "QoS mode set, max no of request queues:%d.\n",
1670 ha
->max_req_queues
);
1672 ql_log_pci(ql_log_info
, ha
->pdev
, 0x001a,
1673 "MSI-X vector count: %d.\n", msix
);
1675 ql_log_pci(ql_log_info
, ha
->pdev
, 0x001b,
1676 "BAR 3 not enabled.\n");
1679 ha
->msix_count
= ha
->max_rsp_queues
+ 1;
1680 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x001c,
1681 "MSIX Count:%d.\n", ha
->msix_count
);
1690 qla83xx_iospace_config(struct qla_hw_data
*ha
)
1695 if (pci_request_selected_regions(ha
->pdev
, ha
->bars
,
1696 QLA2XXX_DRIVER_NAME
)) {
1697 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x0117,
1698 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
1699 pci_name(ha
->pdev
));
1701 goto iospace_error_exit
;
1704 /* Use MMIO operations for all accesses. */
1705 if (!(pci_resource_flags(ha
->pdev
, 0) & IORESOURCE_MEM
)) {
1706 ql_log_pci(ql_log_warn
, ha
->pdev
, 0x0118,
1707 "Invalid pci I/O region size (%s).\n",
1708 pci_name(ha
->pdev
));
1709 goto iospace_error_exit
;
1711 if (pci_resource_len(ha
->pdev
, 0) < MIN_IOBASE_LEN
) {
1712 ql_log_pci(ql_log_warn
, ha
->pdev
, 0x0119,
1713 "Invalid PCI mem region size (%s), aborting\n",
1714 pci_name(ha
->pdev
));
1715 goto iospace_error_exit
;
1718 ha
->iobase
= ioremap(pci_resource_start(ha
->pdev
, 0), MIN_IOBASE_LEN
);
1720 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x011a,
1721 "Cannot remap MMIO (%s), aborting.\n",
1722 pci_name(ha
->pdev
));
1723 goto iospace_error_exit
;
1726 /* 64bit PCI BAR - BAR2 will correspoond to region 4 */
1727 /* 83XX 26XX always use MQ type access for queues
1728 * - mbar 2, a.k.a region 4 */
1729 ha
->max_req_queues
= ha
->max_rsp_queues
= 1;
1730 ha
->mqiobase
= ioremap(pci_resource_start(ha
->pdev
, 4),
1731 pci_resource_len(ha
->pdev
, 4));
1733 if (!ha
->mqiobase
) {
1734 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x011d,
1735 "BAR2/region4 not enabled\n");
1739 ha
->msixbase
= ioremap(pci_resource_start(ha
->pdev
, 2),
1740 pci_resource_len(ha
->pdev
, 2));
1742 /* Read MSIX vector size of the board */
1743 pci_read_config_word(ha
->pdev
,
1744 QLA_83XX_PCI_MSIX_CONTROL
, &msix
);
1745 ha
->msix_count
= msix
;
1746 /* Max queues are bounded by available msix vectors */
1747 /* queue 0 uses two msix vectors */
1748 if (ql2xmultique_tag
) {
1749 cpus
= num_online_cpus();
1750 ha
->max_rsp_queues
= (ha
->msix_count
- 1 > cpus
) ?
1751 (cpus
+ 1) : (ha
->msix_count
- 1);
1752 ha
->max_req_queues
= 2;
1753 } else if (ql2xmaxqueues
> 1) {
1754 ha
->max_req_queues
= ql2xmaxqueues
> QLA_MQ_SIZE
?
1755 QLA_MQ_SIZE
: ql2xmaxqueues
;
1756 ql_dbg_pci(ql_dbg_multiq
, ha
->pdev
, 0xc00c,
1757 "QoS mode set, max no of request queues:%d.\n",
1758 ha
->max_req_queues
);
1759 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x011b,
1760 "QoS mode set, max no of request queues:%d.\n",
1761 ha
->max_req_queues
);
1763 ql_log_pci(ql_log_info
, ha
->pdev
, 0x011c,
1764 "MSI-X vector count: %d.\n", msix
);
1766 ql_log_pci(ql_log_info
, ha
->pdev
, 0x011e,
1767 "BAR 1 not enabled.\n");
1770 ha
->msix_count
= ha
->max_rsp_queues
+ 1;
1772 qlt_83xx_iospace_config(ha
);
1774 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x011f,
1775 "MSIX Count:%d.\n", ha
->msix_count
);
1782 static struct isp_operations qla2100_isp_ops
= {
1783 .pci_config
= qla2100_pci_config
,
1784 .reset_chip
= qla2x00_reset_chip
,
1785 .chip_diag
= qla2x00_chip_diag
,
1786 .config_rings
= qla2x00_config_rings
,
1787 .reset_adapter
= qla2x00_reset_adapter
,
1788 .nvram_config
= qla2x00_nvram_config
,
1789 .update_fw_options
= qla2x00_update_fw_options
,
1790 .load_risc
= qla2x00_load_risc
,
1791 .pci_info_str
= qla2x00_pci_info_str
,
1792 .fw_version_str
= qla2x00_fw_version_str
,
1793 .intr_handler
= qla2100_intr_handler
,
1794 .enable_intrs
= qla2x00_enable_intrs
,
1795 .disable_intrs
= qla2x00_disable_intrs
,
1796 .abort_command
= qla2x00_abort_command
,
1797 .target_reset
= qla2x00_abort_target
,
1798 .lun_reset
= qla2x00_lun_reset
,
1799 .fabric_login
= qla2x00_login_fabric
,
1800 .fabric_logout
= qla2x00_fabric_logout
,
1801 .calc_req_entries
= qla2x00_calc_iocbs_32
,
1802 .build_iocbs
= qla2x00_build_scsi_iocbs_32
,
1803 .prep_ms_iocb
= qla2x00_prep_ms_iocb
,
1804 .prep_ms_fdmi_iocb
= qla2x00_prep_ms_fdmi_iocb
,
1805 .read_nvram
= qla2x00_read_nvram_data
,
1806 .write_nvram
= qla2x00_write_nvram_data
,
1807 .fw_dump
= qla2100_fw_dump
,
1810 .beacon_blink
= NULL
,
1811 .read_optrom
= qla2x00_read_optrom_data
,
1812 .write_optrom
= qla2x00_write_optrom_data
,
1813 .get_flash_version
= qla2x00_get_flash_version
,
1814 .start_scsi
= qla2x00_start_scsi
,
1815 .abort_isp
= qla2x00_abort_isp
,
1816 .iospace_config
= qla2x00_iospace_config
,
1817 .initialize_adapter
= qla2x00_initialize_adapter
,
1820 static struct isp_operations qla2300_isp_ops
= {
1821 .pci_config
= qla2300_pci_config
,
1822 .reset_chip
= qla2x00_reset_chip
,
1823 .chip_diag
= qla2x00_chip_diag
,
1824 .config_rings
= qla2x00_config_rings
,
1825 .reset_adapter
= qla2x00_reset_adapter
,
1826 .nvram_config
= qla2x00_nvram_config
,
1827 .update_fw_options
= qla2x00_update_fw_options
,
1828 .load_risc
= qla2x00_load_risc
,
1829 .pci_info_str
= qla2x00_pci_info_str
,
1830 .fw_version_str
= qla2x00_fw_version_str
,
1831 .intr_handler
= qla2300_intr_handler
,
1832 .enable_intrs
= qla2x00_enable_intrs
,
1833 .disable_intrs
= qla2x00_disable_intrs
,
1834 .abort_command
= qla2x00_abort_command
,
1835 .target_reset
= qla2x00_abort_target
,
1836 .lun_reset
= qla2x00_lun_reset
,
1837 .fabric_login
= qla2x00_login_fabric
,
1838 .fabric_logout
= qla2x00_fabric_logout
,
1839 .calc_req_entries
= qla2x00_calc_iocbs_32
,
1840 .build_iocbs
= qla2x00_build_scsi_iocbs_32
,
1841 .prep_ms_iocb
= qla2x00_prep_ms_iocb
,
1842 .prep_ms_fdmi_iocb
= qla2x00_prep_ms_fdmi_iocb
,
1843 .read_nvram
= qla2x00_read_nvram_data
,
1844 .write_nvram
= qla2x00_write_nvram_data
,
1845 .fw_dump
= qla2300_fw_dump
,
1846 .beacon_on
= qla2x00_beacon_on
,
1847 .beacon_off
= qla2x00_beacon_off
,
1848 .beacon_blink
= qla2x00_beacon_blink
,
1849 .read_optrom
= qla2x00_read_optrom_data
,
1850 .write_optrom
= qla2x00_write_optrom_data
,
1851 .get_flash_version
= qla2x00_get_flash_version
,
1852 .start_scsi
= qla2x00_start_scsi
,
1853 .abort_isp
= qla2x00_abort_isp
,
1854 .iospace_config
= qla2x00_iospace_config
,
1855 .initialize_adapter
= qla2x00_initialize_adapter
,
1858 static struct isp_operations qla24xx_isp_ops
= {
1859 .pci_config
= qla24xx_pci_config
,
1860 .reset_chip
= qla24xx_reset_chip
,
1861 .chip_diag
= qla24xx_chip_diag
,
1862 .config_rings
= qla24xx_config_rings
,
1863 .reset_adapter
= qla24xx_reset_adapter
,
1864 .nvram_config
= qla24xx_nvram_config
,
1865 .update_fw_options
= qla24xx_update_fw_options
,
1866 .load_risc
= qla24xx_load_risc
,
1867 .pci_info_str
= qla24xx_pci_info_str
,
1868 .fw_version_str
= qla24xx_fw_version_str
,
1869 .intr_handler
= qla24xx_intr_handler
,
1870 .enable_intrs
= qla24xx_enable_intrs
,
1871 .disable_intrs
= qla24xx_disable_intrs
,
1872 .abort_command
= qla24xx_abort_command
,
1873 .target_reset
= qla24xx_abort_target
,
1874 .lun_reset
= qla24xx_lun_reset
,
1875 .fabric_login
= qla24xx_login_fabric
,
1876 .fabric_logout
= qla24xx_fabric_logout
,
1877 .calc_req_entries
= NULL
,
1878 .build_iocbs
= NULL
,
1879 .prep_ms_iocb
= qla24xx_prep_ms_iocb
,
1880 .prep_ms_fdmi_iocb
= qla24xx_prep_ms_fdmi_iocb
,
1881 .read_nvram
= qla24xx_read_nvram_data
,
1882 .write_nvram
= qla24xx_write_nvram_data
,
1883 .fw_dump
= qla24xx_fw_dump
,
1884 .beacon_on
= qla24xx_beacon_on
,
1885 .beacon_off
= qla24xx_beacon_off
,
1886 .beacon_blink
= qla24xx_beacon_blink
,
1887 .read_optrom
= qla24xx_read_optrom_data
,
1888 .write_optrom
= qla24xx_write_optrom_data
,
1889 .get_flash_version
= qla24xx_get_flash_version
,
1890 .start_scsi
= qla24xx_start_scsi
,
1891 .abort_isp
= qla2x00_abort_isp
,
1892 .iospace_config
= qla2x00_iospace_config
,
1893 .initialize_adapter
= qla2x00_initialize_adapter
,
1896 static struct isp_operations qla25xx_isp_ops
= {
1897 .pci_config
= qla25xx_pci_config
,
1898 .reset_chip
= qla24xx_reset_chip
,
1899 .chip_diag
= qla24xx_chip_diag
,
1900 .config_rings
= qla24xx_config_rings
,
1901 .reset_adapter
= qla24xx_reset_adapter
,
1902 .nvram_config
= qla24xx_nvram_config
,
1903 .update_fw_options
= qla24xx_update_fw_options
,
1904 .load_risc
= qla24xx_load_risc
,
1905 .pci_info_str
= qla24xx_pci_info_str
,
1906 .fw_version_str
= qla24xx_fw_version_str
,
1907 .intr_handler
= qla24xx_intr_handler
,
1908 .enable_intrs
= qla24xx_enable_intrs
,
1909 .disable_intrs
= qla24xx_disable_intrs
,
1910 .abort_command
= qla24xx_abort_command
,
1911 .target_reset
= qla24xx_abort_target
,
1912 .lun_reset
= qla24xx_lun_reset
,
1913 .fabric_login
= qla24xx_login_fabric
,
1914 .fabric_logout
= qla24xx_fabric_logout
,
1915 .calc_req_entries
= NULL
,
1916 .build_iocbs
= NULL
,
1917 .prep_ms_iocb
= qla24xx_prep_ms_iocb
,
1918 .prep_ms_fdmi_iocb
= qla24xx_prep_ms_fdmi_iocb
,
1919 .read_nvram
= qla25xx_read_nvram_data
,
1920 .write_nvram
= qla25xx_write_nvram_data
,
1921 .fw_dump
= qla25xx_fw_dump
,
1922 .beacon_on
= qla24xx_beacon_on
,
1923 .beacon_off
= qla24xx_beacon_off
,
1924 .beacon_blink
= qla24xx_beacon_blink
,
1925 .read_optrom
= qla25xx_read_optrom_data
,
1926 .write_optrom
= qla24xx_write_optrom_data
,
1927 .get_flash_version
= qla24xx_get_flash_version
,
1928 .start_scsi
= qla24xx_dif_start_scsi
,
1929 .abort_isp
= qla2x00_abort_isp
,
1930 .iospace_config
= qla2x00_iospace_config
,
1931 .initialize_adapter
= qla2x00_initialize_adapter
,
1934 static struct isp_operations qla81xx_isp_ops
= {
1935 .pci_config
= qla25xx_pci_config
,
1936 .reset_chip
= qla24xx_reset_chip
,
1937 .chip_diag
= qla24xx_chip_diag
,
1938 .config_rings
= qla24xx_config_rings
,
1939 .reset_adapter
= qla24xx_reset_adapter
,
1940 .nvram_config
= qla81xx_nvram_config
,
1941 .update_fw_options
= qla81xx_update_fw_options
,
1942 .load_risc
= qla81xx_load_risc
,
1943 .pci_info_str
= qla24xx_pci_info_str
,
1944 .fw_version_str
= qla24xx_fw_version_str
,
1945 .intr_handler
= qla24xx_intr_handler
,
1946 .enable_intrs
= qla24xx_enable_intrs
,
1947 .disable_intrs
= qla24xx_disable_intrs
,
1948 .abort_command
= qla24xx_abort_command
,
1949 .target_reset
= qla24xx_abort_target
,
1950 .lun_reset
= qla24xx_lun_reset
,
1951 .fabric_login
= qla24xx_login_fabric
,
1952 .fabric_logout
= qla24xx_fabric_logout
,
1953 .calc_req_entries
= NULL
,
1954 .build_iocbs
= NULL
,
1955 .prep_ms_iocb
= qla24xx_prep_ms_iocb
,
1956 .prep_ms_fdmi_iocb
= qla24xx_prep_ms_fdmi_iocb
,
1958 .write_nvram
= NULL
,
1959 .fw_dump
= qla81xx_fw_dump
,
1960 .beacon_on
= qla24xx_beacon_on
,
1961 .beacon_off
= qla24xx_beacon_off
,
1962 .beacon_blink
= qla83xx_beacon_blink
,
1963 .read_optrom
= qla25xx_read_optrom_data
,
1964 .write_optrom
= qla24xx_write_optrom_data
,
1965 .get_flash_version
= qla24xx_get_flash_version
,
1966 .start_scsi
= qla24xx_dif_start_scsi
,
1967 .abort_isp
= qla2x00_abort_isp
,
1968 .iospace_config
= qla2x00_iospace_config
,
1969 .initialize_adapter
= qla2x00_initialize_adapter
,
1972 static struct isp_operations qla82xx_isp_ops
= {
1973 .pci_config
= qla82xx_pci_config
,
1974 .reset_chip
= qla82xx_reset_chip
,
1975 .chip_diag
= qla24xx_chip_diag
,
1976 .config_rings
= qla82xx_config_rings
,
1977 .reset_adapter
= qla24xx_reset_adapter
,
1978 .nvram_config
= qla81xx_nvram_config
,
1979 .update_fw_options
= qla24xx_update_fw_options
,
1980 .load_risc
= qla82xx_load_risc
,
1981 .pci_info_str
= qla24xx_pci_info_str
,
1982 .fw_version_str
= qla24xx_fw_version_str
,
1983 .intr_handler
= qla82xx_intr_handler
,
1984 .enable_intrs
= qla82xx_enable_intrs
,
1985 .disable_intrs
= qla82xx_disable_intrs
,
1986 .abort_command
= qla24xx_abort_command
,
1987 .target_reset
= qla24xx_abort_target
,
1988 .lun_reset
= qla24xx_lun_reset
,
1989 .fabric_login
= qla24xx_login_fabric
,
1990 .fabric_logout
= qla24xx_fabric_logout
,
1991 .calc_req_entries
= NULL
,
1992 .build_iocbs
= NULL
,
1993 .prep_ms_iocb
= qla24xx_prep_ms_iocb
,
1994 .prep_ms_fdmi_iocb
= qla24xx_prep_ms_fdmi_iocb
,
1995 .read_nvram
= qla24xx_read_nvram_data
,
1996 .write_nvram
= qla24xx_write_nvram_data
,
1997 .fw_dump
= qla82xx_fw_dump
,
1998 .beacon_on
= qla82xx_beacon_on
,
1999 .beacon_off
= qla82xx_beacon_off
,
2000 .beacon_blink
= NULL
,
2001 .read_optrom
= qla82xx_read_optrom_data
,
2002 .write_optrom
= qla82xx_write_optrom_data
,
2003 .get_flash_version
= qla82xx_get_flash_version
,
2004 .start_scsi
= qla82xx_start_scsi
,
2005 .abort_isp
= qla82xx_abort_isp
,
2006 .iospace_config
= qla82xx_iospace_config
,
2007 .initialize_adapter
= qla2x00_initialize_adapter
,
2010 static struct isp_operations qla8044_isp_ops
= {
2011 .pci_config
= qla82xx_pci_config
,
2012 .reset_chip
= qla82xx_reset_chip
,
2013 .chip_diag
= qla24xx_chip_diag
,
2014 .config_rings
= qla82xx_config_rings
,
2015 .reset_adapter
= qla24xx_reset_adapter
,
2016 .nvram_config
= qla81xx_nvram_config
,
2017 .update_fw_options
= qla24xx_update_fw_options
,
2018 .load_risc
= qla82xx_load_risc
,
2019 .pci_info_str
= qla24xx_pci_info_str
,
2020 .fw_version_str
= qla24xx_fw_version_str
,
2021 .intr_handler
= qla8044_intr_handler
,
2022 .enable_intrs
= qla82xx_enable_intrs
,
2023 .disable_intrs
= qla82xx_disable_intrs
,
2024 .abort_command
= qla24xx_abort_command
,
2025 .target_reset
= qla24xx_abort_target
,
2026 .lun_reset
= qla24xx_lun_reset
,
2027 .fabric_login
= qla24xx_login_fabric
,
2028 .fabric_logout
= qla24xx_fabric_logout
,
2029 .calc_req_entries
= NULL
,
2030 .build_iocbs
= NULL
,
2031 .prep_ms_iocb
= qla24xx_prep_ms_iocb
,
2032 .prep_ms_fdmi_iocb
= qla24xx_prep_ms_fdmi_iocb
,
2034 .write_nvram
= NULL
,
2035 .fw_dump
= qla8044_fw_dump
,
2036 .beacon_on
= qla82xx_beacon_on
,
2037 .beacon_off
= qla82xx_beacon_off
,
2038 .beacon_blink
= NULL
,
2039 .read_optrom
= qla8044_read_optrom_data
,
2040 .write_optrom
= qla8044_write_optrom_data
,
2041 .get_flash_version
= qla82xx_get_flash_version
,
2042 .start_scsi
= qla82xx_start_scsi
,
2043 .abort_isp
= qla8044_abort_isp
,
2044 .iospace_config
= qla82xx_iospace_config
,
2045 .initialize_adapter
= qla2x00_initialize_adapter
,
2048 static struct isp_operations qla83xx_isp_ops
= {
2049 .pci_config
= qla25xx_pci_config
,
2050 .reset_chip
= qla24xx_reset_chip
,
2051 .chip_diag
= qla24xx_chip_diag
,
2052 .config_rings
= qla24xx_config_rings
,
2053 .reset_adapter
= qla24xx_reset_adapter
,
2054 .nvram_config
= qla81xx_nvram_config
,
2055 .update_fw_options
= qla81xx_update_fw_options
,
2056 .load_risc
= qla81xx_load_risc
,
2057 .pci_info_str
= qla24xx_pci_info_str
,
2058 .fw_version_str
= qla24xx_fw_version_str
,
2059 .intr_handler
= qla24xx_intr_handler
,
2060 .enable_intrs
= qla24xx_enable_intrs
,
2061 .disable_intrs
= qla24xx_disable_intrs
,
2062 .abort_command
= qla24xx_abort_command
,
2063 .target_reset
= qla24xx_abort_target
,
2064 .lun_reset
= qla24xx_lun_reset
,
2065 .fabric_login
= qla24xx_login_fabric
,
2066 .fabric_logout
= qla24xx_fabric_logout
,
2067 .calc_req_entries
= NULL
,
2068 .build_iocbs
= NULL
,
2069 .prep_ms_iocb
= qla24xx_prep_ms_iocb
,
2070 .prep_ms_fdmi_iocb
= qla24xx_prep_ms_fdmi_iocb
,
2072 .write_nvram
= NULL
,
2073 .fw_dump
= qla83xx_fw_dump
,
2074 .beacon_on
= qla24xx_beacon_on
,
2075 .beacon_off
= qla24xx_beacon_off
,
2076 .beacon_blink
= qla83xx_beacon_blink
,
2077 .read_optrom
= qla25xx_read_optrom_data
,
2078 .write_optrom
= qla24xx_write_optrom_data
,
2079 .get_flash_version
= qla24xx_get_flash_version
,
2080 .start_scsi
= qla24xx_dif_start_scsi
,
2081 .abort_isp
= qla2x00_abort_isp
,
2082 .iospace_config
= qla83xx_iospace_config
,
2083 .initialize_adapter
= qla2x00_initialize_adapter
,
2086 static struct isp_operations qlafx00_isp_ops
= {
2087 .pci_config
= qlafx00_pci_config
,
2088 .reset_chip
= qlafx00_soft_reset
,
2089 .chip_diag
= qlafx00_chip_diag
,
2090 .config_rings
= qlafx00_config_rings
,
2091 .reset_adapter
= qlafx00_soft_reset
,
2092 .nvram_config
= NULL
,
2093 .update_fw_options
= NULL
,
2095 .pci_info_str
= qlafx00_pci_info_str
,
2096 .fw_version_str
= qlafx00_fw_version_str
,
2097 .intr_handler
= qlafx00_intr_handler
,
2098 .enable_intrs
= qlafx00_enable_intrs
,
2099 .disable_intrs
= qlafx00_disable_intrs
,
2100 .abort_command
= qla24xx_async_abort_command
,
2101 .target_reset
= qlafx00_abort_target
,
2102 .lun_reset
= qlafx00_lun_reset
,
2103 .fabric_login
= NULL
,
2104 .fabric_logout
= NULL
,
2105 .calc_req_entries
= NULL
,
2106 .build_iocbs
= NULL
,
2107 .prep_ms_iocb
= qla24xx_prep_ms_iocb
,
2108 .prep_ms_fdmi_iocb
= qla24xx_prep_ms_fdmi_iocb
,
2109 .read_nvram
= qla24xx_read_nvram_data
,
2110 .write_nvram
= qla24xx_write_nvram_data
,
2112 .beacon_on
= qla24xx_beacon_on
,
2113 .beacon_off
= qla24xx_beacon_off
,
2114 .beacon_blink
= NULL
,
2115 .read_optrom
= qla24xx_read_optrom_data
,
2116 .write_optrom
= qla24xx_write_optrom_data
,
2117 .get_flash_version
= qla24xx_get_flash_version
,
2118 .start_scsi
= qlafx00_start_scsi
,
2119 .abort_isp
= qlafx00_abort_isp
,
2120 .iospace_config
= qlafx00_iospace_config
,
2121 .initialize_adapter
= qlafx00_initialize_adapter
,
2124 static struct isp_operations qla27xx_isp_ops
= {
2125 .pci_config
= qla25xx_pci_config
,
2126 .reset_chip
= qla24xx_reset_chip
,
2127 .chip_diag
= qla24xx_chip_diag
,
2128 .config_rings
= qla24xx_config_rings
,
2129 .reset_adapter
= qla24xx_reset_adapter
,
2130 .nvram_config
= qla81xx_nvram_config
,
2131 .update_fw_options
= qla81xx_update_fw_options
,
2132 .load_risc
= qla81xx_load_risc
,
2133 .pci_info_str
= qla24xx_pci_info_str
,
2134 .fw_version_str
= qla24xx_fw_version_str
,
2135 .intr_handler
= qla24xx_intr_handler
,
2136 .enable_intrs
= qla24xx_enable_intrs
,
2137 .disable_intrs
= qla24xx_disable_intrs
,
2138 .abort_command
= qla24xx_abort_command
,
2139 .target_reset
= qla24xx_abort_target
,
2140 .lun_reset
= qla24xx_lun_reset
,
2141 .fabric_login
= qla24xx_login_fabric
,
2142 .fabric_logout
= qla24xx_fabric_logout
,
2143 .calc_req_entries
= NULL
,
2144 .build_iocbs
= NULL
,
2145 .prep_ms_iocb
= qla24xx_prep_ms_iocb
,
2146 .prep_ms_fdmi_iocb
= qla24xx_prep_ms_fdmi_iocb
,
2148 .write_nvram
= NULL
,
2149 .fw_dump
= qla27xx_fwdump
,
2150 .beacon_on
= qla24xx_beacon_on
,
2151 .beacon_off
= qla24xx_beacon_off
,
2152 .beacon_blink
= qla83xx_beacon_blink
,
2153 .read_optrom
= qla25xx_read_optrom_data
,
2154 .write_optrom
= qla24xx_write_optrom_data
,
2155 .get_flash_version
= qla24xx_get_flash_version
,
2156 .start_scsi
= qla24xx_dif_start_scsi
,
2157 .abort_isp
= qla2x00_abort_isp
,
2158 .iospace_config
= qla83xx_iospace_config
,
2159 .initialize_adapter
= qla2x00_initialize_adapter
,
2163 qla2x00_set_isp_flags(struct qla_hw_data
*ha
)
2165 ha
->device_type
= DT_EXTENDED_IDS
;
2166 switch (ha
->pdev
->device
) {
2167 case PCI_DEVICE_ID_QLOGIC_ISP2100
:
2168 ha
->isp_type
|= DT_ISP2100
;
2169 ha
->device_type
&= ~DT_EXTENDED_IDS
;
2170 ha
->fw_srisc_address
= RISC_START_ADDRESS_2100
;
2172 case PCI_DEVICE_ID_QLOGIC_ISP2200
:
2173 ha
->isp_type
|= DT_ISP2200
;
2174 ha
->device_type
&= ~DT_EXTENDED_IDS
;
2175 ha
->fw_srisc_address
= RISC_START_ADDRESS_2100
;
2177 case PCI_DEVICE_ID_QLOGIC_ISP2300
:
2178 ha
->isp_type
|= DT_ISP2300
;
2179 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2180 ha
->fw_srisc_address
= RISC_START_ADDRESS_2300
;
2182 case PCI_DEVICE_ID_QLOGIC_ISP2312
:
2183 ha
->isp_type
|= DT_ISP2312
;
2184 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2185 ha
->fw_srisc_address
= RISC_START_ADDRESS_2300
;
2187 case PCI_DEVICE_ID_QLOGIC_ISP2322
:
2188 ha
->isp_type
|= DT_ISP2322
;
2189 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2190 if (ha
->pdev
->subsystem_vendor
== 0x1028 &&
2191 ha
->pdev
->subsystem_device
== 0x0170)
2192 ha
->device_type
|= DT_OEM_001
;
2193 ha
->fw_srisc_address
= RISC_START_ADDRESS_2300
;
2195 case PCI_DEVICE_ID_QLOGIC_ISP6312
:
2196 ha
->isp_type
|= DT_ISP6312
;
2197 ha
->fw_srisc_address
= RISC_START_ADDRESS_2300
;
2199 case PCI_DEVICE_ID_QLOGIC_ISP6322
:
2200 ha
->isp_type
|= DT_ISP6322
;
2201 ha
->fw_srisc_address
= RISC_START_ADDRESS_2300
;
2203 case PCI_DEVICE_ID_QLOGIC_ISP2422
:
2204 ha
->isp_type
|= DT_ISP2422
;
2205 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2206 ha
->device_type
|= DT_FWI2
;
2207 ha
->device_type
|= DT_IIDMA
;
2208 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2210 case PCI_DEVICE_ID_QLOGIC_ISP2432
:
2211 ha
->isp_type
|= DT_ISP2432
;
2212 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2213 ha
->device_type
|= DT_FWI2
;
2214 ha
->device_type
|= DT_IIDMA
;
2215 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2217 case PCI_DEVICE_ID_QLOGIC_ISP8432
:
2218 ha
->isp_type
|= DT_ISP8432
;
2219 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2220 ha
->device_type
|= DT_FWI2
;
2221 ha
->device_type
|= DT_IIDMA
;
2222 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2224 case PCI_DEVICE_ID_QLOGIC_ISP5422
:
2225 ha
->isp_type
|= DT_ISP5422
;
2226 ha
->device_type
|= DT_FWI2
;
2227 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2229 case PCI_DEVICE_ID_QLOGIC_ISP5432
:
2230 ha
->isp_type
|= DT_ISP5432
;
2231 ha
->device_type
|= DT_FWI2
;
2232 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2234 case PCI_DEVICE_ID_QLOGIC_ISP2532
:
2235 ha
->isp_type
|= DT_ISP2532
;
2236 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2237 ha
->device_type
|= DT_FWI2
;
2238 ha
->device_type
|= DT_IIDMA
;
2239 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2241 case PCI_DEVICE_ID_QLOGIC_ISP8001
:
2242 ha
->isp_type
|= DT_ISP8001
;
2243 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2244 ha
->device_type
|= DT_FWI2
;
2245 ha
->device_type
|= DT_IIDMA
;
2246 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2248 case PCI_DEVICE_ID_QLOGIC_ISP8021
:
2249 ha
->isp_type
|= DT_ISP8021
;
2250 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2251 ha
->device_type
|= DT_FWI2
;
2252 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2253 /* Initialize 82XX ISP flags */
2254 qla82xx_init_flags(ha
);
2256 case PCI_DEVICE_ID_QLOGIC_ISP8044
:
2257 ha
->isp_type
|= DT_ISP8044
;
2258 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2259 ha
->device_type
|= DT_FWI2
;
2260 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2261 /* Initialize 82XX ISP flags */
2262 qla82xx_init_flags(ha
);
2264 case PCI_DEVICE_ID_QLOGIC_ISP2031
:
2265 ha
->isp_type
|= DT_ISP2031
;
2266 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2267 ha
->device_type
|= DT_FWI2
;
2268 ha
->device_type
|= DT_IIDMA
;
2269 ha
->device_type
|= DT_T10_PI
;
2270 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2272 case PCI_DEVICE_ID_QLOGIC_ISP8031
:
2273 ha
->isp_type
|= DT_ISP8031
;
2274 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2275 ha
->device_type
|= DT_FWI2
;
2276 ha
->device_type
|= DT_IIDMA
;
2277 ha
->device_type
|= DT_T10_PI
;
2278 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2280 case PCI_DEVICE_ID_QLOGIC_ISPF001
:
2281 ha
->isp_type
|= DT_ISPFX00
;
2283 case PCI_DEVICE_ID_QLOGIC_ISP2071
:
2284 ha
->isp_type
|= DT_ISP2071
;
2285 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2286 ha
->device_type
|= DT_FWI2
;
2287 ha
->device_type
|= DT_IIDMA
;
2288 ha
->device_type
|= DT_T10_PI
;
2289 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2291 case PCI_DEVICE_ID_QLOGIC_ISP2271
:
2292 ha
->isp_type
|= DT_ISP2271
;
2293 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2294 ha
->device_type
|= DT_FWI2
;
2295 ha
->device_type
|= DT_IIDMA
;
2296 ha
->device_type
|= DT_T10_PI
;
2297 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2299 case PCI_DEVICE_ID_QLOGIC_ISP2261
:
2300 ha
->isp_type
|= DT_ISP2261
;
2301 ha
->device_type
|= DT_ZIO_SUPPORTED
;
2302 ha
->device_type
|= DT_FWI2
;
2303 ha
->device_type
|= DT_IIDMA
;
2304 ha
->device_type
|= DT_T10_PI
;
2305 ha
->fw_srisc_address
= RISC_START_ADDRESS_2400
;
2310 ha
->port_no
= ha
->portnum
& 1;
2312 /* Get adapter physical port no from interrupt pin register. */
2313 pci_read_config_byte(ha
->pdev
, PCI_INTERRUPT_PIN
, &ha
->port_no
);
2317 ha
->port_no
= !(ha
->port_no
& 1);
2320 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x000b,
2321 "device_type=0x%x port=%d fw_srisc_address=0x%x.\n",
2322 ha
->device_type
, ha
->port_no
, ha
->fw_srisc_address
);
2326 qla2xxx_scan_start(struct Scsi_Host
*shost
)
2328 scsi_qla_host_t
*vha
= shost_priv(shost
);
2330 if (vha
->hw
->flags
.running_gold_fw
)
2333 set_bit(LOOP_RESYNC_NEEDED
, &vha
->dpc_flags
);
2334 set_bit(LOCAL_LOOP_UPDATE
, &vha
->dpc_flags
);
2335 set_bit(RSCN_UPDATE
, &vha
->dpc_flags
);
2336 set_bit(NPIV_CONFIG_NEEDED
, &vha
->dpc_flags
);
2340 qla2xxx_scan_finished(struct Scsi_Host
*shost
, unsigned long time
)
2342 scsi_qla_host_t
*vha
= shost_priv(shost
);
2346 if (time
> vha
->hw
->loop_reset_delay
* HZ
)
2349 return atomic_read(&vha
->loop_state
) == LOOP_READY
;
2353 * PCI driver interface
2356 qla2x00_probe_one(struct pci_dev
*pdev
, const struct pci_device_id
*id
)
2359 struct Scsi_Host
*host
;
2360 scsi_qla_host_t
*base_vha
= NULL
;
2361 struct qla_hw_data
*ha
;
2363 char fw_str
[30], wq_name
[30];
2364 struct scsi_host_template
*sht
;
2365 int bars
, mem_only
= 0;
2366 uint16_t req_length
= 0, rsp_length
= 0;
2367 struct req_que
*req
= NULL
;
2368 struct rsp_que
*rsp
= NULL
;
2369 bars
= pci_select_bars(pdev
, IORESOURCE_MEM
| IORESOURCE_IO
);
2370 sht
= &qla2xxx_driver_template
;
2371 if (pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP2422
||
2372 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP2432
||
2373 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP8432
||
2374 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP5422
||
2375 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP5432
||
2376 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP2532
||
2377 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP8001
||
2378 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP8021
||
2379 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP2031
||
2380 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP8031
||
2381 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISPF001
||
2382 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP8044
||
2383 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP2071
||
2384 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP2271
||
2385 pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP2261
) {
2386 bars
= pci_select_bars(pdev
, IORESOURCE_MEM
);
2388 ql_dbg_pci(ql_dbg_init
, pdev
, 0x0007,
2389 "Mem only adapter.\n");
2391 ql_dbg_pci(ql_dbg_init
, pdev
, 0x0008,
2392 "Bars=%d.\n", bars
);
2395 if (pci_enable_device_mem(pdev
))
2398 if (pci_enable_device(pdev
))
2402 /* This may fail but that's ok */
2403 pci_enable_pcie_error_reporting(pdev
);
2405 ha
= kzalloc(sizeof(struct qla_hw_data
), GFP_KERNEL
);
2407 ql_log_pci(ql_log_fatal
, pdev
, 0x0009,
2408 "Unable to allocate memory for ha.\n");
2411 ql_dbg_pci(ql_dbg_init
, pdev
, 0x000a,
2412 "Memory allocated for ha=%p.\n", ha
);
2414 ha
->tgt
.enable_class_2
= ql2xenableclass2
;
2415 INIT_LIST_HEAD(&ha
->tgt
.q_full_list
);
2416 spin_lock_init(&ha
->tgt
.q_full_lock
);
2417 spin_lock_init(&ha
->tgt
.sess_lock
);
2418 spin_lock_init(&ha
->tgt
.atio_lock
);
2421 /* Clear our data area */
2423 ha
->mem_only
= mem_only
;
2424 spin_lock_init(&ha
->hardware_lock
);
2425 spin_lock_init(&ha
->vport_slock
);
2426 mutex_init(&ha
->selflogin_lock
);
2427 mutex_init(&ha
->optrom_mutex
);
2429 /* Set ISP-type information. */
2430 qla2x00_set_isp_flags(ha
);
2432 /* Set EEH reset type to fundamental if required by hba */
2433 if (IS_QLA24XX(ha
) || IS_QLA25XX(ha
) || IS_QLA81XX(ha
) ||
2434 IS_QLA83XX(ha
) || IS_QLA27XX(ha
))
2435 pdev
->needs_freset
= 1;
2437 ha
->prev_topology
= 0;
2438 ha
->init_cb_size
= sizeof(init_cb_t
);
2439 ha
->link_data_rate
= PORT_SPEED_UNKNOWN
;
2440 ha
->optrom_size
= OPTROM_SIZE_2300
;
2442 /* Assign ISP specific operations. */
2443 if (IS_QLA2100(ha
)) {
2444 ha
->max_fibre_devices
= MAX_FIBRE_DEVICES_2100
;
2445 ha
->mbx_count
= MAILBOX_REGISTER_COUNT_2100
;
2446 req_length
= REQUEST_ENTRY_CNT_2100
;
2447 rsp_length
= RESPONSE_ENTRY_CNT_2100
;
2448 ha
->max_loop_id
= SNS_LAST_LOOP_ID_2100
;
2449 ha
->gid_list_info_size
= 4;
2450 ha
->flash_conf_off
= ~0;
2451 ha
->flash_data_off
= ~0;
2452 ha
->nvram_conf_off
= ~0;
2453 ha
->nvram_data_off
= ~0;
2454 ha
->isp_ops
= &qla2100_isp_ops
;
2455 } else if (IS_QLA2200(ha
)) {
2456 ha
->max_fibre_devices
= MAX_FIBRE_DEVICES_2100
;
2457 ha
->mbx_count
= MAILBOX_REGISTER_COUNT_2200
;
2458 req_length
= REQUEST_ENTRY_CNT_2200
;
2459 rsp_length
= RESPONSE_ENTRY_CNT_2100
;
2460 ha
->max_loop_id
= SNS_LAST_LOOP_ID_2100
;
2461 ha
->gid_list_info_size
= 4;
2462 ha
->flash_conf_off
= ~0;
2463 ha
->flash_data_off
= ~0;
2464 ha
->nvram_conf_off
= ~0;
2465 ha
->nvram_data_off
= ~0;
2466 ha
->isp_ops
= &qla2100_isp_ops
;
2467 } else if (IS_QLA23XX(ha
)) {
2468 ha
->max_fibre_devices
= MAX_FIBRE_DEVICES_2100
;
2469 ha
->mbx_count
= MAILBOX_REGISTER_COUNT
;
2470 req_length
= REQUEST_ENTRY_CNT_2200
;
2471 rsp_length
= RESPONSE_ENTRY_CNT_2300
;
2472 ha
->max_loop_id
= SNS_LAST_LOOP_ID_2300
;
2473 ha
->gid_list_info_size
= 6;
2474 if (IS_QLA2322(ha
) || IS_QLA6322(ha
))
2475 ha
->optrom_size
= OPTROM_SIZE_2322
;
2476 ha
->flash_conf_off
= ~0;
2477 ha
->flash_data_off
= ~0;
2478 ha
->nvram_conf_off
= ~0;
2479 ha
->nvram_data_off
= ~0;
2480 ha
->isp_ops
= &qla2300_isp_ops
;
2481 } else if (IS_QLA24XX_TYPE(ha
)) {
2482 ha
->max_fibre_devices
= MAX_FIBRE_DEVICES_2400
;
2483 ha
->mbx_count
= MAILBOX_REGISTER_COUNT
;
2484 req_length
= REQUEST_ENTRY_CNT_24XX
;
2485 rsp_length
= RESPONSE_ENTRY_CNT_2300
;
2486 ha
->tgt
.atio_q_length
= ATIO_ENTRY_CNT_24XX
;
2487 ha
->max_loop_id
= SNS_LAST_LOOP_ID_2300
;
2488 ha
->init_cb_size
= sizeof(struct mid_init_cb_24xx
);
2489 ha
->gid_list_info_size
= 8;
2490 ha
->optrom_size
= OPTROM_SIZE_24XX
;
2491 ha
->nvram_npiv_size
= QLA_MAX_VPORTS_QLA24XX
;
2492 ha
->isp_ops
= &qla24xx_isp_ops
;
2493 ha
->flash_conf_off
= FARX_ACCESS_FLASH_CONF
;
2494 ha
->flash_data_off
= FARX_ACCESS_FLASH_DATA
;
2495 ha
->nvram_conf_off
= FARX_ACCESS_NVRAM_CONF
;
2496 ha
->nvram_data_off
= FARX_ACCESS_NVRAM_DATA
;
2497 } else if (IS_QLA25XX(ha
)) {
2498 ha
->max_fibre_devices
= MAX_FIBRE_DEVICES_2400
;
2499 ha
->mbx_count
= MAILBOX_REGISTER_COUNT
;
2500 req_length
= REQUEST_ENTRY_CNT_24XX
;
2501 rsp_length
= RESPONSE_ENTRY_CNT_2300
;
2502 ha
->tgt
.atio_q_length
= ATIO_ENTRY_CNT_24XX
;
2503 ha
->max_loop_id
= SNS_LAST_LOOP_ID_2300
;
2504 ha
->init_cb_size
= sizeof(struct mid_init_cb_24xx
);
2505 ha
->gid_list_info_size
= 8;
2506 ha
->optrom_size
= OPTROM_SIZE_25XX
;
2507 ha
->nvram_npiv_size
= QLA_MAX_VPORTS_QLA25XX
;
2508 ha
->isp_ops
= &qla25xx_isp_ops
;
2509 ha
->flash_conf_off
= FARX_ACCESS_FLASH_CONF
;
2510 ha
->flash_data_off
= FARX_ACCESS_FLASH_DATA
;
2511 ha
->nvram_conf_off
= FARX_ACCESS_NVRAM_CONF
;
2512 ha
->nvram_data_off
= FARX_ACCESS_NVRAM_DATA
;
2513 } else if (IS_QLA81XX(ha
)) {
2514 ha
->max_fibre_devices
= MAX_FIBRE_DEVICES_2400
;
2515 ha
->mbx_count
= MAILBOX_REGISTER_COUNT
;
2516 req_length
= REQUEST_ENTRY_CNT_24XX
;
2517 rsp_length
= RESPONSE_ENTRY_CNT_2300
;
2518 ha
->tgt
.atio_q_length
= ATIO_ENTRY_CNT_24XX
;
2519 ha
->max_loop_id
= SNS_LAST_LOOP_ID_2300
;
2520 ha
->init_cb_size
= sizeof(struct mid_init_cb_81xx
);
2521 ha
->gid_list_info_size
= 8;
2522 ha
->optrom_size
= OPTROM_SIZE_81XX
;
2523 ha
->nvram_npiv_size
= QLA_MAX_VPORTS_QLA25XX
;
2524 ha
->isp_ops
= &qla81xx_isp_ops
;
2525 ha
->flash_conf_off
= FARX_ACCESS_FLASH_CONF_81XX
;
2526 ha
->flash_data_off
= FARX_ACCESS_FLASH_DATA_81XX
;
2527 ha
->nvram_conf_off
= ~0;
2528 ha
->nvram_data_off
= ~0;
2529 } else if (IS_QLA82XX(ha
)) {
2530 ha
->max_fibre_devices
= MAX_FIBRE_DEVICES_2400
;
2531 ha
->mbx_count
= MAILBOX_REGISTER_COUNT
;
2532 req_length
= REQUEST_ENTRY_CNT_82XX
;
2533 rsp_length
= RESPONSE_ENTRY_CNT_82XX
;
2534 ha
->max_loop_id
= SNS_LAST_LOOP_ID_2300
;
2535 ha
->init_cb_size
= sizeof(struct mid_init_cb_81xx
);
2536 ha
->gid_list_info_size
= 8;
2537 ha
->optrom_size
= OPTROM_SIZE_82XX
;
2538 ha
->nvram_npiv_size
= QLA_MAX_VPORTS_QLA25XX
;
2539 ha
->isp_ops
= &qla82xx_isp_ops
;
2540 ha
->flash_conf_off
= FARX_ACCESS_FLASH_CONF
;
2541 ha
->flash_data_off
= FARX_ACCESS_FLASH_DATA
;
2542 ha
->nvram_conf_off
= FARX_ACCESS_NVRAM_CONF
;
2543 ha
->nvram_data_off
= FARX_ACCESS_NVRAM_DATA
;
2544 } else if (IS_QLA8044(ha
)) {
2545 ha
->max_fibre_devices
= MAX_FIBRE_DEVICES_2400
;
2546 ha
->mbx_count
= MAILBOX_REGISTER_COUNT
;
2547 req_length
= REQUEST_ENTRY_CNT_82XX
;
2548 rsp_length
= RESPONSE_ENTRY_CNT_82XX
;
2549 ha
->max_loop_id
= SNS_LAST_LOOP_ID_2300
;
2550 ha
->init_cb_size
= sizeof(struct mid_init_cb_81xx
);
2551 ha
->gid_list_info_size
= 8;
2552 ha
->optrom_size
= OPTROM_SIZE_83XX
;
2553 ha
->nvram_npiv_size
= QLA_MAX_VPORTS_QLA25XX
;
2554 ha
->isp_ops
= &qla8044_isp_ops
;
2555 ha
->flash_conf_off
= FARX_ACCESS_FLASH_CONF
;
2556 ha
->flash_data_off
= FARX_ACCESS_FLASH_DATA
;
2557 ha
->nvram_conf_off
= FARX_ACCESS_NVRAM_CONF
;
2558 ha
->nvram_data_off
= FARX_ACCESS_NVRAM_DATA
;
2559 } else if (IS_QLA83XX(ha
)) {
2560 ha
->portnum
= PCI_FUNC(ha
->pdev
->devfn
);
2561 ha
->max_fibre_devices
= MAX_FIBRE_DEVICES_2400
;
2562 ha
->mbx_count
= MAILBOX_REGISTER_COUNT
;
2563 req_length
= REQUEST_ENTRY_CNT_83XX
;
2564 rsp_length
= RESPONSE_ENTRY_CNT_83XX
;
2565 ha
->tgt
.atio_q_length
= ATIO_ENTRY_CNT_24XX
;
2566 ha
->max_loop_id
= SNS_LAST_LOOP_ID_2300
;
2567 ha
->init_cb_size
= sizeof(struct mid_init_cb_81xx
);
2568 ha
->gid_list_info_size
= 8;
2569 ha
->optrom_size
= OPTROM_SIZE_83XX
;
2570 ha
->nvram_npiv_size
= QLA_MAX_VPORTS_QLA25XX
;
2571 ha
->isp_ops
= &qla83xx_isp_ops
;
2572 ha
->flash_conf_off
= FARX_ACCESS_FLASH_CONF_81XX
;
2573 ha
->flash_data_off
= FARX_ACCESS_FLASH_DATA_81XX
;
2574 ha
->nvram_conf_off
= ~0;
2575 ha
->nvram_data_off
= ~0;
2576 } else if (IS_QLAFX00(ha
)) {
2577 ha
->max_fibre_devices
= MAX_FIBRE_DEVICES_FX00
;
2578 ha
->mbx_count
= MAILBOX_REGISTER_COUNT_FX00
;
2579 ha
->aen_mbx_count
= AEN_MAILBOX_REGISTER_COUNT_FX00
;
2580 req_length
= REQUEST_ENTRY_CNT_FX00
;
2581 rsp_length
= RESPONSE_ENTRY_CNT_FX00
;
2582 ha
->isp_ops
= &qlafx00_isp_ops
;
2583 ha
->port_down_retry_count
= 30; /* default value */
2584 ha
->mr
.fw_hbt_cnt
= QLAFX00_HEARTBEAT_INTERVAL
;
2585 ha
->mr
.fw_reset_timer_tick
= QLAFX00_RESET_INTERVAL
;
2586 ha
->mr
.fw_critemp_timer_tick
= QLAFX00_CRITEMP_INTERVAL
;
2587 ha
->mr
.fw_hbt_en
= 1;
2588 ha
->mr
.host_info_resend
= false;
2589 ha
->mr
.hinfo_resend_timer_tick
= QLAFX00_HINFO_RESEND_INTERVAL
;
2590 } else if (IS_QLA27XX(ha
)) {
2591 ha
->portnum
= PCI_FUNC(ha
->pdev
->devfn
);
2592 ha
->max_fibre_devices
= MAX_FIBRE_DEVICES_2400
;
2593 ha
->mbx_count
= MAILBOX_REGISTER_COUNT
;
2594 req_length
= REQUEST_ENTRY_CNT_83XX
;
2595 rsp_length
= RESPONSE_ENTRY_CNT_83XX
;
2596 ha
->tgt
.atio_q_length
= ATIO_ENTRY_CNT_24XX
;
2597 ha
->max_loop_id
= SNS_LAST_LOOP_ID_2300
;
2598 ha
->init_cb_size
= sizeof(struct mid_init_cb_81xx
);
2599 ha
->gid_list_info_size
= 8;
2600 ha
->optrom_size
= OPTROM_SIZE_83XX
;
2601 ha
->nvram_npiv_size
= QLA_MAX_VPORTS_QLA25XX
;
2602 ha
->isp_ops
= &qla27xx_isp_ops
;
2603 ha
->flash_conf_off
= FARX_ACCESS_FLASH_CONF_81XX
;
2604 ha
->flash_data_off
= FARX_ACCESS_FLASH_DATA_81XX
;
2605 ha
->nvram_conf_off
= ~0;
2606 ha
->nvram_data_off
= ~0;
2609 ql_dbg_pci(ql_dbg_init
, pdev
, 0x001e,
2610 "mbx_count=%d, req_length=%d, "
2611 "rsp_length=%d, max_loop_id=%d, init_cb_size=%d, "
2612 "gid_list_info_size=%d, optrom_size=%d, nvram_npiv_size=%d, "
2613 "max_fibre_devices=%d.\n",
2614 ha
->mbx_count
, req_length
, rsp_length
, ha
->max_loop_id
,
2615 ha
->init_cb_size
, ha
->gid_list_info_size
, ha
->optrom_size
,
2616 ha
->nvram_npiv_size
, ha
->max_fibre_devices
);
2617 ql_dbg_pci(ql_dbg_init
, pdev
, 0x001f,
2618 "isp_ops=%p, flash_conf_off=%d, "
2619 "flash_data_off=%d, nvram_conf_off=%d, nvram_data_off=%d.\n",
2620 ha
->isp_ops
, ha
->flash_conf_off
, ha
->flash_data_off
,
2621 ha
->nvram_conf_off
, ha
->nvram_data_off
);
2623 /* Configure PCI I/O space */
2624 ret
= ha
->isp_ops
->iospace_config(ha
);
2626 goto iospace_config_failed
;
2628 ql_log_pci(ql_log_info
, pdev
, 0x001d,
2629 "Found an ISP%04X irq %d iobase 0x%p.\n",
2630 pdev
->device
, pdev
->irq
, ha
->iobase
);
2631 mutex_init(&ha
->vport_lock
);
2632 init_completion(&ha
->mbx_cmd_comp
);
2633 complete(&ha
->mbx_cmd_comp
);
2634 init_completion(&ha
->mbx_intr_comp
);
2635 init_completion(&ha
->dcbx_comp
);
2636 init_completion(&ha
->lb_portup_comp
);
2638 set_bit(0, (unsigned long *) ha
->vp_idx_map
);
2640 qla2x00_config_dma_addressing(ha
);
2641 ql_dbg_pci(ql_dbg_init
, pdev
, 0x0020,
2642 "64 Bit addressing is %s.\n",
2643 ha
->flags
.enable_64bit_addressing
? "enable" :
2645 ret
= qla2x00_mem_alloc(ha
, req_length
, rsp_length
, &req
, &rsp
);
2647 ql_log_pci(ql_log_fatal
, pdev
, 0x0031,
2648 "Failed to allocate memory for adapter, aborting.\n");
2650 goto probe_hw_failed
;
2653 req
->max_q_depth
= MAX_Q_DEPTH
;
2654 if (ql2xmaxqdepth
!= 0 && ql2xmaxqdepth
<= 0xffffU
)
2655 req
->max_q_depth
= ql2xmaxqdepth
;
2658 base_vha
= qla2x00_create_host(sht
, ha
);
2661 qla2x00_mem_free(ha
);
2662 qla2x00_free_req_que(ha
, req
);
2663 qla2x00_free_rsp_que(ha
, rsp
);
2664 goto probe_hw_failed
;
2667 pci_set_drvdata(pdev
, base_vha
);
2668 set_bit(PFLG_DRIVER_PROBING
, &base_vha
->pci_flags
);
2670 host
= base_vha
->host
;
2671 base_vha
->req
= req
;
2672 if (IS_QLA2XXX_MIDTYPE(ha
))
2673 base_vha
->mgmt_svr_loop_id
= 10 + base_vha
->vp_idx
;
2675 base_vha
->mgmt_svr_loop_id
= MANAGEMENT_SERVER
+
2678 /* Setup fcport template structure. */
2679 ha
->mr
.fcport
.vha
= base_vha
;
2680 ha
->mr
.fcport
.port_type
= FCT_UNKNOWN
;
2681 ha
->mr
.fcport
.loop_id
= FC_NO_LOOP_ID
;
2682 qla2x00_set_fcport_state(&ha
->mr
.fcport
, FCS_UNCONFIGURED
);
2683 ha
->mr
.fcport
.supported_classes
= FC_COS_UNSPECIFIED
;
2684 ha
->mr
.fcport
.scan_state
= 1;
2686 /* Set the SG table size based on ISP type */
2687 if (!IS_FWI2_CAPABLE(ha
)) {
2689 host
->sg_tablesize
= 32;
2691 if (!IS_QLA82XX(ha
))
2692 host
->sg_tablesize
= QLA_SG_ALL
;
2694 host
->max_id
= ha
->max_fibre_devices
;
2695 host
->cmd_per_lun
= 3;
2696 host
->unique_id
= host
->host_no
;
2697 if (IS_T10_PI_CAPABLE(ha
) && ql2xenabledif
)
2698 host
->max_cmd_len
= 32;
2700 host
->max_cmd_len
= MAX_CMDSZ
;
2701 host
->max_channel
= MAX_BUSES
- 1;
2702 /* Older HBAs support only 16-bit LUNs */
2703 if (!IS_QLAFX00(ha
) && !IS_FWI2_CAPABLE(ha
) &&
2704 ql2xmaxlun
> 0xffff)
2705 host
->max_lun
= 0xffff;
2707 host
->max_lun
= ql2xmaxlun
;
2708 host
->transportt
= qla2xxx_transport_template
;
2709 sht
->vendor_id
= (SCSI_NL_VID_TYPE_PCI
| PCI_VENDOR_ID_QLOGIC
);
2711 ql_dbg(ql_dbg_init
, base_vha
, 0x0033,
2712 "max_id=%d this_id=%d "
2713 "cmd_per_len=%d unique_id=%d max_cmd_len=%d max_channel=%d "
2714 "max_lun=%llu transportt=%p, vendor_id=%llu.\n", host
->max_id
,
2715 host
->this_id
, host
->cmd_per_lun
, host
->unique_id
,
2716 host
->max_cmd_len
, host
->max_channel
, host
->max_lun
,
2717 host
->transportt
, sht
->vendor_id
);
2720 /* Alloc arrays of request and response ring ptrs */
2721 if (!qla2x00_alloc_queues(ha
, req
, rsp
)) {
2722 ql_log(ql_log_fatal
, base_vha
, 0x003d,
2723 "Failed to allocate memory for queue pointers..."
2725 goto probe_init_failed
;
2728 qlt_probe_one_stage1(base_vha
, ha
);
2730 /* Set up the irqs */
2731 ret
= qla2x00_request_irqs(ha
, rsp
);
2733 goto probe_init_failed
;
2735 pci_save_state(pdev
);
2737 /* Assign back pointers */
2741 if (IS_QLAFX00(ha
)) {
2742 ha
->rsp_q_map
[0] = rsp
;
2743 ha
->req_q_map
[0] = req
;
2744 set_bit(0, ha
->req_qid_map
);
2745 set_bit(0, ha
->rsp_qid_map
);
2748 /* FWI2-capable only. */
2749 req
->req_q_in
= &ha
->iobase
->isp24
.req_q_in
;
2750 req
->req_q_out
= &ha
->iobase
->isp24
.req_q_out
;
2751 rsp
->rsp_q_in
= &ha
->iobase
->isp24
.rsp_q_in
;
2752 rsp
->rsp_q_out
= &ha
->iobase
->isp24
.rsp_q_out
;
2753 if (ha
->mqenable
|| IS_QLA83XX(ha
) || IS_QLA27XX(ha
)) {
2754 req
->req_q_in
= &ha
->mqiobase
->isp25mq
.req_q_in
;
2755 req
->req_q_out
= &ha
->mqiobase
->isp25mq
.req_q_out
;
2756 rsp
->rsp_q_in
= &ha
->mqiobase
->isp25mq
.rsp_q_in
;
2757 rsp
->rsp_q_out
= &ha
->mqiobase
->isp25mq
.rsp_q_out
;
2760 if (IS_QLAFX00(ha
)) {
2761 req
->req_q_in
= &ha
->iobase
->ispfx00
.req_q_in
;
2762 req
->req_q_out
= &ha
->iobase
->ispfx00
.req_q_out
;
2763 rsp
->rsp_q_in
= &ha
->iobase
->ispfx00
.rsp_q_in
;
2764 rsp
->rsp_q_out
= &ha
->iobase
->ispfx00
.rsp_q_out
;
2767 if (IS_P3P_TYPE(ha
)) {
2768 req
->req_q_out
= &ha
->iobase
->isp82
.req_q_out
[0];
2769 rsp
->rsp_q_in
= &ha
->iobase
->isp82
.rsp_q_in
[0];
2770 rsp
->rsp_q_out
= &ha
->iobase
->isp82
.rsp_q_out
[0];
2773 ql_dbg(ql_dbg_multiq
, base_vha
, 0xc009,
2774 "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
2775 ha
->rsp_q_map
, ha
->req_q_map
, rsp
->req
, req
->rsp
);
2776 ql_dbg(ql_dbg_multiq
, base_vha
, 0xc00a,
2777 "req->req_q_in=%p req->req_q_out=%p "
2778 "rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
2779 req
->req_q_in
, req
->req_q_out
,
2780 rsp
->rsp_q_in
, rsp
->rsp_q_out
);
2781 ql_dbg(ql_dbg_init
, base_vha
, 0x003e,
2782 "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
2783 ha
->rsp_q_map
, ha
->req_q_map
, rsp
->req
, req
->rsp
);
2784 ql_dbg(ql_dbg_init
, base_vha
, 0x003f,
2785 "req->req_q_in=%p req->req_q_out=%p rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
2786 req
->req_q_in
, req
->req_q_out
, rsp
->rsp_q_in
, rsp
->rsp_q_out
);
2788 if (ha
->isp_ops
->initialize_adapter(base_vha
)) {
2789 ql_log(ql_log_fatal
, base_vha
, 0x00d6,
2790 "Failed to initialize adapter - Adapter flags %x.\n",
2791 base_vha
->device_flags
);
2793 if (IS_QLA82XX(ha
)) {
2794 qla82xx_idc_lock(ha
);
2795 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
,
2796 QLA8XXX_DEV_FAILED
);
2797 qla82xx_idc_unlock(ha
);
2798 ql_log(ql_log_fatal
, base_vha
, 0x00d7,
2799 "HW State: FAILED.\n");
2800 } else if (IS_QLA8044(ha
)) {
2801 qla8044_idc_lock(ha
);
2802 qla8044_wr_direct(base_vha
,
2803 QLA8044_CRB_DEV_STATE_INDEX
,
2804 QLA8XXX_DEV_FAILED
);
2805 qla8044_idc_unlock(ha
);
2806 ql_log(ql_log_fatal
, base_vha
, 0x0150,
2807 "HW State: FAILED.\n");
2815 host
->can_queue
= QLAFX00_MAX_CANQUEUE
;
2817 host
->can_queue
= req
->num_outstanding_cmds
- 10;
2819 ql_dbg(ql_dbg_init
, base_vha
, 0x0032,
2820 "can_queue=%d, req=%p, mgmt_svr_loop_id=%d, sg_tablesize=%d.\n",
2821 host
->can_queue
, base_vha
->req
,
2822 base_vha
->mgmt_svr_loop_id
, host
->sg_tablesize
);
2825 if (qla25xx_setup_mode(base_vha
)) {
2826 ql_log(ql_log_warn
, base_vha
, 0x00ec,
2827 "Failed to create queues, falling back to single queue mode.\n");
2832 if (ha
->flags
.running_gold_fw
)
2836 * Startup the kernel thread for this host adapter
2838 ha
->dpc_thread
= kthread_create(qla2x00_do_dpc
, ha
,
2839 "%s_dpc", base_vha
->host_str
);
2840 if (IS_ERR(ha
->dpc_thread
)) {
2841 ql_log(ql_log_fatal
, base_vha
, 0x00ed,
2842 "Failed to start DPC thread.\n");
2843 ret
= PTR_ERR(ha
->dpc_thread
);
2846 ql_dbg(ql_dbg_init
, base_vha
, 0x00ee,
2847 "DPC thread started successfully.\n");
2850 * If we're not coming up in initiator mode, we might sit for
2851 * a while without waking up the dpc thread, which leads to a
2852 * stuck process warning. So just kick the dpc once here and
2853 * let the kthread start (and go back to sleep in qla2x00_do_dpc).
2855 qla2xxx_wake_dpc(base_vha
);
2857 INIT_WORK(&ha
->board_disable
, qla2x00_disable_board_on_pci_error
);
2859 if (IS_QLA8031(ha
) || IS_MCTP_CAPABLE(ha
)) {
2860 sprintf(wq_name
, "qla2xxx_%lu_dpc_lp_wq", base_vha
->host_no
);
2861 ha
->dpc_lp_wq
= create_singlethread_workqueue(wq_name
);
2862 INIT_WORK(&ha
->idc_aen
, qla83xx_service_idc_aen
);
2864 sprintf(wq_name
, "qla2xxx_%lu_dpc_hp_wq", base_vha
->host_no
);
2865 ha
->dpc_hp_wq
= create_singlethread_workqueue(wq_name
);
2866 INIT_WORK(&ha
->nic_core_reset
, qla83xx_nic_core_reset_work
);
2867 INIT_WORK(&ha
->idc_state_handler
,
2868 qla83xx_idc_state_handler_work
);
2869 INIT_WORK(&ha
->nic_core_unrecoverable
,
2870 qla83xx_nic_core_unrecoverable_work
);
2874 list_add_tail(&base_vha
->list
, &ha
->vp_list
);
2875 base_vha
->host
->irq
= ha
->pdev
->irq
;
2877 /* Initialized the timer */
2878 qla2x00_start_timer(base_vha
, qla2x00_timer
, WATCH_INTERVAL
);
2879 ql_dbg(ql_dbg_init
, base_vha
, 0x00ef,
2880 "Started qla2x00_timer with "
2881 "interval=%d.\n", WATCH_INTERVAL
);
2882 ql_dbg(ql_dbg_init
, base_vha
, 0x00f0,
2883 "Detected hba at address=%p.\n",
2886 if (IS_T10_PI_CAPABLE(ha
) && ql2xenabledif
) {
2887 if (ha
->fw_attributes
& BIT_4
) {
2888 int prot
= 0, guard
;
2889 base_vha
->flags
.difdix_supported
= 1;
2890 ql_dbg(ql_dbg_init
, base_vha
, 0x00f1,
2891 "Registering for DIF/DIX type 1 and 3 protection.\n");
2892 if (ql2xenabledif
== 1)
2893 prot
= SHOST_DIX_TYPE0_PROTECTION
;
2894 scsi_host_set_prot(host
,
2895 prot
| SHOST_DIF_TYPE1_PROTECTION
2896 | SHOST_DIF_TYPE2_PROTECTION
2897 | SHOST_DIF_TYPE3_PROTECTION
2898 | SHOST_DIX_TYPE1_PROTECTION
2899 | SHOST_DIX_TYPE2_PROTECTION
2900 | SHOST_DIX_TYPE3_PROTECTION
);
2902 guard
= SHOST_DIX_GUARD_CRC
;
2904 if (IS_PI_IPGUARD_CAPABLE(ha
) &&
2905 (ql2xenabledif
> 1 || IS_PI_DIFB_DIX0_CAPABLE(ha
)))
2906 guard
|= SHOST_DIX_GUARD_IP
;
2908 scsi_host_set_guard(host
, guard
);
2910 base_vha
->flags
.difdix_supported
= 0;
2913 ha
->isp_ops
->enable_intrs(ha
);
2915 if (IS_QLAFX00(ha
)) {
2916 ret
= qlafx00_fx_disc(base_vha
,
2917 &base_vha
->hw
->mr
.fcport
, FXDISC_GET_CONFIG_INFO
);
2918 host
->sg_tablesize
= (ha
->mr
.extended_io_enabled
) ?
2922 ret
= scsi_add_host(host
, &pdev
->dev
);
2926 base_vha
->flags
.init_done
= 1;
2927 base_vha
->flags
.online
= 1;
2928 ha
->prev_minidump_failed
= 0;
2930 ql_dbg(ql_dbg_init
, base_vha
, 0x00f2,
2931 "Init done and hba is online.\n");
2933 if (qla_ini_mode_enabled(base_vha
))
2934 scsi_scan_host(host
);
2936 ql_dbg(ql_dbg_init
, base_vha
, 0x0122,
2937 "skipping scsi_scan_host() for non-initiator port\n");
2939 qla2x00_alloc_sysfs_attr(base_vha
);
2941 if (IS_QLAFX00(ha
)) {
2942 ret
= qlafx00_fx_disc(base_vha
,
2943 &base_vha
->hw
->mr
.fcport
, FXDISC_GET_PORT_INFO
);
2945 /* Register system information */
2946 ret
= qlafx00_fx_disc(base_vha
,
2947 &base_vha
->hw
->mr
.fcport
, FXDISC_REG_HOST_INFO
);
2950 qla2x00_init_host_attr(base_vha
);
2952 qla2x00_dfs_setup(base_vha
);
2954 ql_log(ql_log_info
, base_vha
, 0x00fb,
2955 "QLogic %s - %s.\n", ha
->model_number
, ha
->model_desc
);
2956 ql_log(ql_log_info
, base_vha
, 0x00fc,
2957 "ISP%04X: %s @ %s hdma%c host#=%ld fw=%s.\n",
2958 pdev
->device
, ha
->isp_ops
->pci_info_str(base_vha
, pci_info
),
2959 pci_name(pdev
), ha
->flags
.enable_64bit_addressing
? '+' : '-',
2961 ha
->isp_ops
->fw_version_str(base_vha
, fw_str
, sizeof(fw_str
)));
2963 qlt_add_target(ha
, base_vha
);
2965 clear_bit(PFLG_DRIVER_PROBING
, &base_vha
->pci_flags
);
2967 if (test_bit(UNLOADING
, &base_vha
->dpc_flags
))
2973 qla2x00_free_req_que(ha
, req
);
2974 ha
->req_q_map
[0] = NULL
;
2975 clear_bit(0, ha
->req_qid_map
);
2976 qla2x00_free_rsp_que(ha
, rsp
);
2977 ha
->rsp_q_map
[0] = NULL
;
2978 clear_bit(0, ha
->rsp_qid_map
);
2979 ha
->max_req_queues
= ha
->max_rsp_queues
= 0;
2982 if (base_vha
->timer_active
)
2983 qla2x00_stop_timer(base_vha
);
2984 base_vha
->flags
.online
= 0;
2985 if (ha
->dpc_thread
) {
2986 struct task_struct
*t
= ha
->dpc_thread
;
2988 ha
->dpc_thread
= NULL
;
2992 qla2x00_free_device(base_vha
);
2994 scsi_host_put(base_vha
->host
);
2997 qla2x00_clear_drv_active(ha
);
2999 iospace_config_failed
:
3000 if (IS_P3P_TYPE(ha
)) {
3001 if (!ha
->nx_pcibase
)
3002 iounmap((device_reg_t
*)ha
->nx_pcibase
);
3004 iounmap((device_reg_t
*)ha
->nxdb_wr_ptr
);
3007 iounmap(ha
->iobase
);
3009 iounmap(ha
->cregbase
);
3011 pci_release_selected_regions(ha
->pdev
, ha
->bars
);
3016 pci_disable_device(pdev
);
3021 qla2x00_shutdown(struct pci_dev
*pdev
)
3023 scsi_qla_host_t
*vha
;
3024 struct qla_hw_data
*ha
;
3026 if (!atomic_read(&pdev
->enable_cnt
))
3029 vha
= pci_get_drvdata(pdev
);
3032 /* Notify ISPFX00 firmware */
3034 qlafx00_driver_shutdown(vha
, 20);
3036 /* Turn-off FCE trace */
3037 if (ha
->flags
.fce_enabled
) {
3038 qla2x00_disable_fce_trace(vha
, NULL
, NULL
);
3039 ha
->flags
.fce_enabled
= 0;
3042 /* Turn-off EFT trace */
3044 qla2x00_disable_eft_trace(vha
);
3046 /* Stop currently executing firmware. */
3047 qla2x00_try_to_stop_firmware(vha
);
3049 /* Turn adapter off line */
3050 vha
->flags
.online
= 0;
3052 /* turn-off interrupts on the card */
3053 if (ha
->interrupts_on
) {
3054 vha
->flags
.init_done
= 0;
3055 ha
->isp_ops
->disable_intrs(ha
);
3058 qla2x00_free_irqs(vha
);
3060 qla2x00_free_fw_dump(ha
);
3062 pci_disable_pcie_error_reporting(pdev
);
3063 pci_disable_device(pdev
);
3066 /* Deletes all the virtual ports for a given ha */
3068 qla2x00_delete_all_vps(struct qla_hw_data
*ha
, scsi_qla_host_t
*base_vha
)
3070 scsi_qla_host_t
*vha
;
3071 unsigned long flags
;
3073 mutex_lock(&ha
->vport_lock
);
3074 while (ha
->cur_vport_count
) {
3075 spin_lock_irqsave(&ha
->vport_slock
, flags
);
3077 BUG_ON(base_vha
->list
.next
== &ha
->vp_list
);
3078 /* This assumes first entry in ha->vp_list is always base vha */
3079 vha
= list_first_entry(&base_vha
->list
, scsi_qla_host_t
, list
);
3080 scsi_host_get(vha
->host
);
3082 spin_unlock_irqrestore(&ha
->vport_slock
, flags
);
3083 mutex_unlock(&ha
->vport_lock
);
3085 fc_vport_terminate(vha
->fc_vport
);
3086 scsi_host_put(vha
->host
);
3088 mutex_lock(&ha
->vport_lock
);
3090 mutex_unlock(&ha
->vport_lock
);
3093 /* Stops all deferred work threads */
3095 qla2x00_destroy_deferred_work(struct qla_hw_data
*ha
)
3097 /* Flush the work queue and remove it */
3099 flush_workqueue(ha
->wq
);
3100 destroy_workqueue(ha
->wq
);
3104 /* Cancel all work and destroy DPC workqueues */
3105 if (ha
->dpc_lp_wq
) {
3106 cancel_work_sync(&ha
->idc_aen
);
3107 destroy_workqueue(ha
->dpc_lp_wq
);
3108 ha
->dpc_lp_wq
= NULL
;
3111 if (ha
->dpc_hp_wq
) {
3112 cancel_work_sync(&ha
->nic_core_reset
);
3113 cancel_work_sync(&ha
->idc_state_handler
);
3114 cancel_work_sync(&ha
->nic_core_unrecoverable
);
3115 destroy_workqueue(ha
->dpc_hp_wq
);
3116 ha
->dpc_hp_wq
= NULL
;
3119 /* Kill the kernel thread for this host */
3120 if (ha
->dpc_thread
) {
3121 struct task_struct
*t
= ha
->dpc_thread
;
3124 * qla2xxx_wake_dpc checks for ->dpc_thread
3125 * so we need to zero it out.
3127 ha
->dpc_thread
= NULL
;
3133 qla2x00_unmap_iobases(struct qla_hw_data
*ha
)
3135 if (IS_QLA82XX(ha
)) {
3137 iounmap((device_reg_t
*)ha
->nx_pcibase
);
3139 iounmap((device_reg_t
*)ha
->nxdb_wr_ptr
);
3142 iounmap(ha
->iobase
);
3145 iounmap(ha
->cregbase
);
3148 iounmap(ha
->mqiobase
);
3150 if ((IS_QLA83XX(ha
) || IS_QLA27XX(ha
)) && ha
->msixbase
)
3151 iounmap(ha
->msixbase
);
3156 qla2x00_clear_drv_active(struct qla_hw_data
*ha
)
3158 if (IS_QLA8044(ha
)) {
3159 qla8044_idc_lock(ha
);
3160 qla8044_clear_drv_active(ha
);
3161 qla8044_idc_unlock(ha
);
3162 } else if (IS_QLA82XX(ha
)) {
3163 qla82xx_idc_lock(ha
);
3164 qla82xx_clear_drv_active(ha
);
3165 qla82xx_idc_unlock(ha
);
3170 qla2x00_remove_one(struct pci_dev
*pdev
)
3172 scsi_qla_host_t
*base_vha
;
3173 struct qla_hw_data
*ha
;
3175 base_vha
= pci_get_drvdata(pdev
);
3178 /* Indicate device removal to prevent future board_disable and wait
3179 * until any pending board_disable has completed. */
3180 set_bit(PFLG_DRIVER_REMOVING
, &base_vha
->pci_flags
);
3181 cancel_work_sync(&ha
->board_disable
);
3184 * If the PCI device is disabled then there was a PCI-disconnect and
3185 * qla2x00_disable_board_on_pci_error has taken care of most of the
3188 if (!atomic_read(&pdev
->enable_cnt
)) {
3189 scsi_host_put(base_vha
->host
);
3191 pci_set_drvdata(pdev
, NULL
);
3195 qla2x00_wait_for_hba_ready(base_vha
);
3197 /* if UNLOAD flag is already set, then continue unload,
3198 * where it was set first.
3200 if (test_bit(UNLOADING
, &base_vha
->dpc_flags
))
3203 set_bit(UNLOADING
, &base_vha
->dpc_flags
);
3206 qlafx00_driver_shutdown(base_vha
, 20);
3208 qla2x00_delete_all_vps(ha
, base_vha
);
3210 if (IS_QLA8031(ha
)) {
3211 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb07e,
3212 "Clearing fcoe driver presence.\n");
3213 if (qla83xx_clear_drv_presence(base_vha
) != QLA_SUCCESS
)
3214 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb079,
3215 "Error while clearing DRV-Presence.\n");
3218 qla2x00_abort_all_cmds(base_vha
, DID_NO_CONNECT
<< 16);
3220 qla2x00_dfs_remove(base_vha
);
3222 qla84xx_put_chip(base_vha
);
3224 /* Laser should be disabled only for ISP2031 */
3226 qla83xx_disable_laser(base_vha
);
3229 if (base_vha
->timer_active
)
3230 qla2x00_stop_timer(base_vha
);
3232 base_vha
->flags
.online
= 0;
3234 /* free DMA memory */
3235 if (ha
->exlogin_buf
)
3236 qla2x00_free_exlogin_buffer(ha
);
3238 /* free DMA memory */
3239 if (ha
->exchoffld_buf
)
3240 qla2x00_free_exchoffld_buffer(ha
);
3242 qla2x00_destroy_deferred_work(ha
);
3244 qlt_remove_target(ha
, base_vha
);
3246 qla2x00_free_sysfs_attr(base_vha
, true);
3248 fc_remove_host(base_vha
->host
);
3250 scsi_remove_host(base_vha
->host
);
3252 qla2x00_free_device(base_vha
);
3254 qla2x00_clear_drv_active(ha
);
3256 scsi_host_put(base_vha
->host
);
3258 qla2x00_unmap_iobases(ha
);
3260 pci_release_selected_regions(ha
->pdev
, ha
->bars
);
3264 pci_disable_pcie_error_reporting(pdev
);
3266 pci_disable_device(pdev
);
3270 qla2x00_free_device(scsi_qla_host_t
*vha
)
3272 struct qla_hw_data
*ha
= vha
->hw
;
3274 qla2x00_abort_all_cmds(vha
, DID_NO_CONNECT
<< 16);
3277 if (vha
->timer_active
)
3278 qla2x00_stop_timer(vha
);
3280 qla25xx_delete_queues(vha
);
3282 if (ha
->flags
.fce_enabled
)
3283 qla2x00_disable_fce_trace(vha
, NULL
, NULL
);
3286 qla2x00_disable_eft_trace(vha
);
3288 /* Stop currently executing firmware. */
3289 qla2x00_try_to_stop_firmware(vha
);
3291 vha
->flags
.online
= 0;
3293 /* turn-off interrupts on the card */
3294 if (ha
->interrupts_on
) {
3295 vha
->flags
.init_done
= 0;
3296 ha
->isp_ops
->disable_intrs(ha
);
3299 qla2x00_free_irqs(vha
);
3301 qla2x00_free_fcports(vha
);
3303 qla2x00_mem_free(ha
);
3305 qla82xx_md_free(vha
);
3307 qla2x00_free_queues(ha
);
3310 void qla2x00_free_fcports(struct scsi_qla_host
*vha
)
3312 fc_port_t
*fcport
, *tfcport
;
3314 list_for_each_entry_safe(fcport
, tfcport
, &vha
->vp_fcports
, list
) {
3315 list_del(&fcport
->list
);
3316 qla2x00_clear_loop_id(fcport
);
3323 qla2x00_schedule_rport_del(struct scsi_qla_host
*vha
, fc_port_t
*fcport
,
3326 struct fc_rport
*rport
;
3327 scsi_qla_host_t
*base_vha
;
3328 unsigned long flags
;
3333 rport
= fcport
->rport
;
3335 base_vha
= pci_get_drvdata(vha
->hw
->pdev
);
3336 spin_lock_irqsave(vha
->host
->host_lock
, flags
);
3337 fcport
->drport
= rport
;
3338 spin_unlock_irqrestore(vha
->host
->host_lock
, flags
);
3339 qlt_do_generation_tick(vha
, &base_vha
->total_fcport_update_gen
);
3340 set_bit(FCPORT_UPDATE_NEEDED
, &base_vha
->dpc_flags
);
3341 qla2xxx_wake_dpc(base_vha
);
3345 fc_remote_port_delete(rport
);
3346 qlt_do_generation_tick(vha
, &now
);
3347 qlt_fc_port_deleted(vha
, fcport
, now
);
3352 * qla2x00_mark_device_lost Updates fcport state when device goes offline.
3354 * Input: ha = adapter block pointer. fcport = port structure pointer.
3360 void qla2x00_mark_device_lost(scsi_qla_host_t
*vha
, fc_port_t
*fcport
,
3361 int do_login
, int defer
)
3363 if (IS_QLAFX00(vha
->hw
)) {
3364 qla2x00_set_fcport_state(fcport
, FCS_DEVICE_LOST
);
3365 qla2x00_schedule_rport_del(vha
, fcport
, defer
);
3369 if (atomic_read(&fcport
->state
) == FCS_ONLINE
&&
3370 vha
->vp_idx
== fcport
->vha
->vp_idx
) {
3371 qla2x00_set_fcport_state(fcport
, FCS_DEVICE_LOST
);
3372 qla2x00_schedule_rport_del(vha
, fcport
, defer
);
3375 * We may need to retry the login, so don't change the state of the
3376 * port but do the retries.
3378 if (atomic_read(&fcport
->state
) != FCS_DEVICE_DEAD
)
3379 qla2x00_set_fcport_state(fcport
, FCS_DEVICE_LOST
);
3384 set_bit(RELOGIN_NEEDED
, &vha
->dpc_flags
);
3386 if (fcport
->login_retry
== 0) {
3387 fcport
->login_retry
= vha
->hw
->login_retry_count
;
3389 ql_dbg(ql_dbg_disc
, vha
, 0x2067,
3390 "Port login retry %8phN, id = 0x%04x retry cnt=%d.\n",
3391 fcport
->port_name
, fcport
->loop_id
, fcport
->login_retry
);
3396 * qla2x00_mark_all_devices_lost
3397 * Updates fcport state when device goes offline.
3400 * ha = adapter block pointer.
3401 * fcport = port structure pointer.
3409 qla2x00_mark_all_devices_lost(scsi_qla_host_t
*vha
, int defer
)
3413 list_for_each_entry(fcport
, &vha
->vp_fcports
, list
) {
3414 if (vha
->vp_idx
!= 0 && vha
->vp_idx
!= fcport
->vha
->vp_idx
)
3418 * No point in marking the device as lost, if the device is
3421 if (atomic_read(&fcport
->state
) == FCS_DEVICE_DEAD
)
3423 if (atomic_read(&fcport
->state
) == FCS_ONLINE
) {
3424 qla2x00_set_fcport_state(fcport
, FCS_DEVICE_LOST
);
3426 qla2x00_schedule_rport_del(vha
, fcport
, defer
);
3427 else if (vha
->vp_idx
== fcport
->vha
->vp_idx
)
3428 qla2x00_schedule_rport_del(vha
, fcport
, defer
);
3435 * Allocates adapter memory.
3442 qla2x00_mem_alloc(struct qla_hw_data
*ha
, uint16_t req_len
, uint16_t rsp_len
,
3443 struct req_que
**req
, struct rsp_que
**rsp
)
3447 ha
->init_cb
= dma_alloc_coherent(&ha
->pdev
->dev
, ha
->init_cb_size
,
3448 &ha
->init_cb_dma
, GFP_KERNEL
);
3452 if (qlt_mem_alloc(ha
) < 0)
3453 goto fail_free_init_cb
;
3455 ha
->gid_list
= dma_alloc_coherent(&ha
->pdev
->dev
,
3456 qla2x00_gid_list_size(ha
), &ha
->gid_list_dma
, GFP_KERNEL
);
3458 goto fail_free_tgt_mem
;
3460 ha
->srb_mempool
= mempool_create_slab_pool(SRB_MIN_REQ
, srb_cachep
);
3461 if (!ha
->srb_mempool
)
3462 goto fail_free_gid_list
;
3464 if (IS_P3P_TYPE(ha
)) {
3465 /* Allocate cache for CT6 Ctx. */
3467 ctx_cachep
= kmem_cache_create("qla2xxx_ctx",
3468 sizeof(struct ct6_dsd
), 0,
3469 SLAB_HWCACHE_ALIGN
, NULL
);
3471 goto fail_free_gid_list
;
3473 ha
->ctx_mempool
= mempool_create_slab_pool(SRB_MIN_REQ
,
3475 if (!ha
->ctx_mempool
)
3476 goto fail_free_srb_mempool
;
3477 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x0021,
3478 "ctx_cachep=%p ctx_mempool=%p.\n",
3479 ctx_cachep
, ha
->ctx_mempool
);
3482 /* Get memory for cached NVRAM */
3483 ha
->nvram
= kzalloc(MAX_NVRAM_SIZE
, GFP_KERNEL
);
3485 goto fail_free_ctx_mempool
;
3487 snprintf(name
, sizeof(name
), "%s_%d", QLA2XXX_DRIVER_NAME
,
3489 ha
->s_dma_pool
= dma_pool_create(name
, &ha
->pdev
->dev
,
3490 DMA_POOL_SIZE
, 8, 0);
3491 if (!ha
->s_dma_pool
)
3492 goto fail_free_nvram
;
3494 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x0022,
3495 "init_cb=%p gid_list=%p, srb_mempool=%p s_dma_pool=%p.\n",
3496 ha
->init_cb
, ha
->gid_list
, ha
->srb_mempool
, ha
->s_dma_pool
);
3498 if (IS_P3P_TYPE(ha
) || ql2xenabledif
) {
3499 ha
->dl_dma_pool
= dma_pool_create(name
, &ha
->pdev
->dev
,
3500 DSD_LIST_DMA_POOL_SIZE
, 8, 0);
3501 if (!ha
->dl_dma_pool
) {
3502 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x0023,
3503 "Failed to allocate memory for dl_dma_pool.\n");
3504 goto fail_s_dma_pool
;
3507 ha
->fcp_cmnd_dma_pool
= dma_pool_create(name
, &ha
->pdev
->dev
,
3508 FCP_CMND_DMA_POOL_SIZE
, 8, 0);
3509 if (!ha
->fcp_cmnd_dma_pool
) {
3510 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x0024,
3511 "Failed to allocate memory for fcp_cmnd_dma_pool.\n");
3512 goto fail_dl_dma_pool
;
3514 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x0025,
3515 "dl_dma_pool=%p fcp_cmnd_dma_pool=%p.\n",
3516 ha
->dl_dma_pool
, ha
->fcp_cmnd_dma_pool
);
3519 /* Allocate memory for SNS commands */
3520 if (IS_QLA2100(ha
) || IS_QLA2200(ha
)) {
3521 /* Get consistent memory allocated for SNS commands */
3522 ha
->sns_cmd
= dma_alloc_coherent(&ha
->pdev
->dev
,
3523 sizeof(struct sns_cmd_pkt
), &ha
->sns_cmd_dma
, GFP_KERNEL
);
3526 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x0026,
3527 "sns_cmd: %p.\n", ha
->sns_cmd
);
3529 /* Get consistent memory allocated for MS IOCB */
3530 ha
->ms_iocb
= dma_pool_alloc(ha
->s_dma_pool
, GFP_KERNEL
,
3534 /* Get consistent memory allocated for CT SNS commands */
3535 ha
->ct_sns
= dma_alloc_coherent(&ha
->pdev
->dev
,
3536 sizeof(struct ct_sns_pkt
), &ha
->ct_sns_dma
, GFP_KERNEL
);
3538 goto fail_free_ms_iocb
;
3539 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x0027,
3540 "ms_iocb=%p ct_sns=%p.\n",
3541 ha
->ms_iocb
, ha
->ct_sns
);
3544 /* Allocate memory for request ring */
3545 *req
= kzalloc(sizeof(struct req_que
), GFP_KERNEL
);
3547 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x0028,
3548 "Failed to allocate memory for req.\n");
3551 (*req
)->length
= req_len
;
3552 (*req
)->ring
= dma_alloc_coherent(&ha
->pdev
->dev
,
3553 ((*req
)->length
+ 1) * sizeof(request_t
),
3554 &(*req
)->dma
, GFP_KERNEL
);
3555 if (!(*req
)->ring
) {
3556 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x0029,
3557 "Failed to allocate memory for req_ring.\n");
3560 /* Allocate memory for response ring */
3561 *rsp
= kzalloc(sizeof(struct rsp_que
), GFP_KERNEL
);
3563 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x002a,
3564 "Failed to allocate memory for rsp.\n");
3568 (*rsp
)->length
= rsp_len
;
3569 (*rsp
)->ring
= dma_alloc_coherent(&ha
->pdev
->dev
,
3570 ((*rsp
)->length
+ 1) * sizeof(response_t
),
3571 &(*rsp
)->dma
, GFP_KERNEL
);
3572 if (!(*rsp
)->ring
) {
3573 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x002b,
3574 "Failed to allocate memory for rsp_ring.\n");
3579 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x002c,
3580 "req=%p req->length=%d req->ring=%p rsp=%p "
3581 "rsp->length=%d rsp->ring=%p.\n",
3582 *req
, (*req
)->length
, (*req
)->ring
, *rsp
, (*rsp
)->length
,
3584 /* Allocate memory for NVRAM data for vports */
3585 if (ha
->nvram_npiv_size
) {
3586 ha
->npiv_info
= kzalloc(sizeof(struct qla_npiv_entry
) *
3587 ha
->nvram_npiv_size
, GFP_KERNEL
);
3588 if (!ha
->npiv_info
) {
3589 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x002d,
3590 "Failed to allocate memory for npiv_info.\n");
3591 goto fail_npiv_info
;
3594 ha
->npiv_info
= NULL
;
3596 /* Get consistent memory allocated for EX-INIT-CB. */
3597 if (IS_CNA_CAPABLE(ha
) || IS_QLA2031(ha
) || IS_QLA27XX(ha
)) {
3598 ha
->ex_init_cb
= dma_pool_alloc(ha
->s_dma_pool
, GFP_KERNEL
,
3599 &ha
->ex_init_cb_dma
);
3600 if (!ha
->ex_init_cb
)
3601 goto fail_ex_init_cb
;
3602 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x002e,
3603 "ex_init_cb=%p.\n", ha
->ex_init_cb
);
3606 INIT_LIST_HEAD(&ha
->gbl_dsd_list
);
3608 /* Get consistent memory allocated for Async Port-Database. */
3609 if (!IS_FWI2_CAPABLE(ha
)) {
3610 ha
->async_pd
= dma_pool_alloc(ha
->s_dma_pool
, GFP_KERNEL
,
3614 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x002f,
3615 "async_pd=%p.\n", ha
->async_pd
);
3618 INIT_LIST_HEAD(&ha
->vp_list
);
3620 /* Allocate memory for our loop_id bitmap */
3621 ha
->loop_id_map
= kzalloc(BITS_TO_LONGS(LOOPID_MAP_SIZE
) * sizeof(long),
3623 if (!ha
->loop_id_map
)
3626 qla2x00_set_reserved_loop_ids(ha
);
3627 ql_dbg_pci(ql_dbg_init
, ha
->pdev
, 0x0123,
3628 "loop_id_map=%p.\n", ha
->loop_id_map
);
3634 dma_pool_free(ha
->s_dma_pool
, ha
->ex_init_cb
, ha
->ex_init_cb_dma
);
3636 kfree(ha
->npiv_info
);
3638 dma_free_coherent(&ha
->pdev
->dev
, ((*rsp
)->length
+ 1) *
3639 sizeof(response_t
), (*rsp
)->ring
, (*rsp
)->dma
);
3640 (*rsp
)->ring
= NULL
;
3645 dma_free_coherent(&ha
->pdev
->dev
, ((*req
)->length
+ 1) *
3646 sizeof(request_t
), (*req
)->ring
, (*req
)->dma
);
3647 (*req
)->ring
= NULL
;
3652 dma_free_coherent(&ha
->pdev
->dev
, sizeof(struct ct_sns_pkt
),
3653 ha
->ct_sns
, ha
->ct_sns_dma
);
3657 dma_pool_free(ha
->s_dma_pool
, ha
->ms_iocb
, ha
->ms_iocb_dma
);
3659 ha
->ms_iocb_dma
= 0;
3661 if (IS_QLA82XX(ha
) || ql2xenabledif
) {
3662 dma_pool_destroy(ha
->fcp_cmnd_dma_pool
);
3663 ha
->fcp_cmnd_dma_pool
= NULL
;
3666 if (IS_QLA82XX(ha
) || ql2xenabledif
) {
3667 dma_pool_destroy(ha
->dl_dma_pool
);
3668 ha
->dl_dma_pool
= NULL
;
3671 dma_pool_destroy(ha
->s_dma_pool
);
3672 ha
->s_dma_pool
= NULL
;
3676 fail_free_ctx_mempool
:
3677 mempool_destroy(ha
->ctx_mempool
);
3678 ha
->ctx_mempool
= NULL
;
3679 fail_free_srb_mempool
:
3680 mempool_destroy(ha
->srb_mempool
);
3681 ha
->srb_mempool
= NULL
;
3683 dma_free_coherent(&ha
->pdev
->dev
, qla2x00_gid_list_size(ha
),
3686 ha
->gid_list
= NULL
;
3687 ha
->gid_list_dma
= 0;
3691 dma_free_coherent(&ha
->pdev
->dev
, ha
->init_cb_size
, ha
->init_cb
,
3694 ha
->init_cb_dma
= 0;
3696 ql_log(ql_log_fatal
, NULL
, 0x0030,
3697 "Memory allocation failure.\n");
3702 qla2x00_set_exlogins_buffer(scsi_qla_host_t
*vha
)
3705 uint16_t size
, max_cnt
, temp
;
3706 struct qla_hw_data
*ha
= vha
->hw
;
3708 /* Return if we don't need to alloacate any extended logins */
3712 ql_log(ql_log_info
, vha
, 0xd021, "EXLOGIN count: %d.\n", ql2xexlogins
);
3714 rval
= qla_get_exlogin_status(vha
, &size
, &max_cnt
);
3715 if (rval
!= QLA_SUCCESS
) {
3716 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0xd029,
3717 "Failed to get exlogin status.\n");
3721 temp
= (ql2xexlogins
> max_cnt
) ? max_cnt
: ql2xexlogins
;
3722 ha
->exlogin_size
= (size
* temp
);
3723 ql_log(ql_log_info
, vha
, 0xd024,
3724 "EXLOGIN: max_logins=%d, portdb=0x%x, total=%d.\n",
3725 max_cnt
, size
, temp
);
3727 ql_log(ql_log_info
, vha
, 0xd025, "EXLOGIN: requested size=0x%x\n",
3730 /* Get consistent memory for extended logins */
3731 ha
->exlogin_buf
= dma_alloc_coherent(&ha
->pdev
->dev
,
3732 ha
->exlogin_size
, &ha
->exlogin_buf_dma
, GFP_KERNEL
);
3733 if (!ha
->exlogin_buf
) {
3734 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0xd02a,
3735 "Failed to allocate memory for exlogin_buf_dma.\n");
3739 /* Now configure the dma buffer */
3740 rval
= qla_set_exlogin_mem_cfg(vha
, ha
->exlogin_buf_dma
);
3742 ql_log(ql_log_fatal
, vha
, 0x00cf,
3743 "Setup extended login buffer ****FAILED****.\n");
3744 qla2x00_free_exlogin_buffer(ha
);
3751 * qla2x00_free_exlogin_buffer
3754 * ha = adapter block pointer
3757 qla2x00_free_exlogin_buffer(struct qla_hw_data
*ha
)
3759 if (ha
->exlogin_buf
) {
3760 dma_free_coherent(&ha
->pdev
->dev
, ha
->exlogin_size
,
3761 ha
->exlogin_buf
, ha
->exlogin_buf_dma
);
3762 ha
->exlogin_buf
= NULL
;
3763 ha
->exlogin_size
= 0;
3768 qla2x00_set_exchoffld_buffer(scsi_qla_host_t
*vha
)
3771 uint16_t size
, max_cnt
, temp
;
3772 struct qla_hw_data
*ha
= vha
->hw
;
3774 /* Return if we don't need to alloacate any extended logins */
3778 ql_log(ql_log_info
, vha
, 0xd014,
3779 "Exchange offload count: %d.\n", ql2xexlogins
);
3782 rval
= qla_get_exchoffld_status(vha
, &size
, &max_cnt
);
3783 if (rval
!= QLA_SUCCESS
) {
3784 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0xd012,
3785 "Failed to get exlogin status.\n");
3789 temp
= (ql2xexchoffld
> max_cnt
) ? max_cnt
: ql2xexchoffld
;
3790 ha
->exchoffld_size
= (size
* temp
);
3791 ql_log(ql_log_info
, vha
, 0xd016,
3792 "Exchange offload: max_count=%d, buffers=0x%x, total=%d.\n",
3793 max_cnt
, size
, temp
);
3795 ql_log(ql_log_info
, vha
, 0xd017,
3796 "Exchange Buffers requested size = 0x%x\n", ha
->exchoffld_size
);
3798 /* Get consistent memory for extended logins */
3799 ha
->exchoffld_buf
= dma_alloc_coherent(&ha
->pdev
->dev
,
3800 ha
->exchoffld_size
, &ha
->exchoffld_buf_dma
, GFP_KERNEL
);
3801 if (!ha
->exchoffld_buf
) {
3802 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0xd013,
3803 "Failed to allocate memory for exchoffld_buf_dma.\n");
3807 /* Now configure the dma buffer */
3808 rval
= qla_set_exchoffld_mem_cfg(vha
, ha
->exchoffld_buf_dma
);
3810 ql_log(ql_log_fatal
, vha
, 0xd02e,
3811 "Setup exchange offload buffer ****FAILED****.\n");
3812 qla2x00_free_exchoffld_buffer(ha
);
3819 * qla2x00_free_exchoffld_buffer
3822 * ha = adapter block pointer
3825 qla2x00_free_exchoffld_buffer(struct qla_hw_data
*ha
)
3827 if (ha
->exchoffld_buf
) {
3828 dma_free_coherent(&ha
->pdev
->dev
, ha
->exchoffld_size
,
3829 ha
->exchoffld_buf
, ha
->exchoffld_buf_dma
);
3830 ha
->exchoffld_buf
= NULL
;
3831 ha
->exchoffld_size
= 0;
3836 * qla2x00_free_fw_dump
3837 * Frees fw dump stuff.
3840 * ha = adapter block pointer
3843 qla2x00_free_fw_dump(struct qla_hw_data
*ha
)
3846 dma_free_coherent(&ha
->pdev
->dev
,
3847 FCE_SIZE
, ha
->fce
, ha
->fce_dma
);
3850 dma_free_coherent(&ha
->pdev
->dev
,
3851 EFT_SIZE
, ha
->eft
, ha
->eft_dma
);
3855 if (ha
->fw_dump_template
)
3856 vfree(ha
->fw_dump_template
);
3863 ha
->fw_dump_cap_flags
= 0;
3864 ha
->fw_dump_reading
= 0;
3866 ha
->fw_dump_len
= 0;
3867 ha
->fw_dump_template
= NULL
;
3868 ha
->fw_dump_template_len
= 0;
3873 * Frees all adapter allocated memory.
3876 * ha = adapter block pointer.
3879 qla2x00_mem_free(struct qla_hw_data
*ha
)
3881 qla2x00_free_fw_dump(ha
);
3884 dma_free_coherent(&ha
->pdev
->dev
, MCTP_DUMP_SIZE
, ha
->mctp_dump
,
3887 if (ha
->srb_mempool
)
3888 mempool_destroy(ha
->srb_mempool
);
3891 dma_free_coherent(&ha
->pdev
->dev
, DCBX_TLV_DATA_SIZE
,
3892 ha
->dcbx_tlv
, ha
->dcbx_tlv_dma
);
3895 dma_free_coherent(&ha
->pdev
->dev
, XGMAC_DATA_SIZE
,
3896 ha
->xgmac_data
, ha
->xgmac_data_dma
);
3899 dma_free_coherent(&ha
->pdev
->dev
, sizeof(struct sns_cmd_pkt
),
3900 ha
->sns_cmd
, ha
->sns_cmd_dma
);
3903 dma_free_coherent(&ha
->pdev
->dev
, sizeof(struct ct_sns_pkt
),
3904 ha
->ct_sns
, ha
->ct_sns_dma
);
3907 dma_pool_free(ha
->s_dma_pool
, ha
->sfp_data
, ha
->sfp_data_dma
);
3910 dma_pool_free(ha
->s_dma_pool
, ha
->ms_iocb
, ha
->ms_iocb_dma
);
3913 dma_pool_free(ha
->s_dma_pool
,
3914 ha
->ex_init_cb
, ha
->ex_init_cb_dma
);
3917 dma_pool_free(ha
->s_dma_pool
, ha
->async_pd
, ha
->async_pd_dma
);
3920 dma_pool_destroy(ha
->s_dma_pool
);
3923 dma_free_coherent(&ha
->pdev
->dev
, qla2x00_gid_list_size(ha
),
3924 ha
->gid_list
, ha
->gid_list_dma
);
3926 if (IS_QLA82XX(ha
)) {
3927 if (!list_empty(&ha
->gbl_dsd_list
)) {
3928 struct dsd_dma
*dsd_ptr
, *tdsd_ptr
;
3930 /* clean up allocated prev pool */
3931 list_for_each_entry_safe(dsd_ptr
,
3932 tdsd_ptr
, &ha
->gbl_dsd_list
, list
) {
3933 dma_pool_free(ha
->dl_dma_pool
,
3934 dsd_ptr
->dsd_addr
, dsd_ptr
->dsd_list_dma
);
3935 list_del(&dsd_ptr
->list
);
3941 if (ha
->dl_dma_pool
)
3942 dma_pool_destroy(ha
->dl_dma_pool
);
3944 if (ha
->fcp_cmnd_dma_pool
)
3945 dma_pool_destroy(ha
->fcp_cmnd_dma_pool
);
3947 if (ha
->ctx_mempool
)
3948 mempool_destroy(ha
->ctx_mempool
);
3953 dma_free_coherent(&ha
->pdev
->dev
, ha
->init_cb_size
,
3954 ha
->init_cb
, ha
->init_cb_dma
);
3955 vfree(ha
->optrom_buffer
);
3957 kfree(ha
->npiv_info
);
3959 kfree(ha
->loop_id_map
);
3961 ha
->srb_mempool
= NULL
;
3962 ha
->ctx_mempool
= NULL
;
3964 ha
->sns_cmd_dma
= 0;
3968 ha
->ms_iocb_dma
= 0;
3970 ha
->init_cb_dma
= 0;
3971 ha
->ex_init_cb
= NULL
;
3972 ha
->ex_init_cb_dma
= 0;
3973 ha
->async_pd
= NULL
;
3974 ha
->async_pd_dma
= 0;
3976 ha
->s_dma_pool
= NULL
;
3977 ha
->dl_dma_pool
= NULL
;
3978 ha
->fcp_cmnd_dma_pool
= NULL
;
3980 ha
->gid_list
= NULL
;
3981 ha
->gid_list_dma
= 0;
3983 ha
->tgt
.atio_ring
= NULL
;
3984 ha
->tgt
.atio_dma
= 0;
3985 ha
->tgt
.tgt_vp_map
= NULL
;
3988 struct scsi_qla_host
*qla2x00_create_host(struct scsi_host_template
*sht
,
3989 struct qla_hw_data
*ha
)
3991 struct Scsi_Host
*host
;
3992 struct scsi_qla_host
*vha
= NULL
;
3994 host
= scsi_host_alloc(sht
, sizeof(scsi_qla_host_t
));
3996 ql_log_pci(ql_log_fatal
, ha
->pdev
, 0x0107,
3997 "Failed to allocate host from the scsi layer, aborting.\n");
4001 /* Clear our data area */
4002 vha
= shost_priv(host
);
4003 memset(vha
, 0, sizeof(scsi_qla_host_t
));
4006 vha
->host_no
= host
->host_no
;
4009 INIT_LIST_HEAD(&vha
->vp_fcports
);
4010 INIT_LIST_HEAD(&vha
->work_list
);
4011 INIT_LIST_HEAD(&vha
->list
);
4012 INIT_LIST_HEAD(&vha
->qla_cmd_list
);
4013 INIT_LIST_HEAD(&vha
->qla_sess_op_cmd_list
);
4014 INIT_LIST_HEAD(&vha
->logo_list
);
4015 INIT_LIST_HEAD(&vha
->plogi_ack_list
);
4017 spin_lock_init(&vha
->work_lock
);
4018 spin_lock_init(&vha
->cmd_list_lock
);
4020 sprintf(vha
->host_str
, "%s_%ld", QLA2XXX_DRIVER_NAME
, vha
->host_no
);
4021 ql_dbg(ql_dbg_init
, vha
, 0x0041,
4022 "Allocated the host=%p hw=%p vha=%p dev_name=%s",
4023 vha
->host
, vha
->hw
, vha
,
4024 dev_name(&(ha
->pdev
->dev
)));
4032 static struct qla_work_evt
*
4033 qla2x00_alloc_work(struct scsi_qla_host
*vha
, enum qla_work_type type
)
4035 struct qla_work_evt
*e
;
4038 QLA_VHA_MARK_BUSY(vha
, bail
);
4042 e
= kzalloc(sizeof(struct qla_work_evt
), GFP_ATOMIC
);
4044 QLA_VHA_MARK_NOT_BUSY(vha
);
4048 INIT_LIST_HEAD(&e
->list
);
4050 e
->flags
= QLA_EVT_FLAG_FREE
;
4055 qla2x00_post_work(struct scsi_qla_host
*vha
, struct qla_work_evt
*e
)
4057 unsigned long flags
;
4059 spin_lock_irqsave(&vha
->work_lock
, flags
);
4060 list_add_tail(&e
->list
, &vha
->work_list
);
4061 spin_unlock_irqrestore(&vha
->work_lock
, flags
);
4062 qla2xxx_wake_dpc(vha
);
4068 qla2x00_post_aen_work(struct scsi_qla_host
*vha
, enum fc_host_event_code code
,
4071 struct qla_work_evt
*e
;
4073 e
= qla2x00_alloc_work(vha
, QLA_EVT_AEN
);
4075 return QLA_FUNCTION_FAILED
;
4077 e
->u
.aen
.code
= code
;
4078 e
->u
.aen
.data
= data
;
4079 return qla2x00_post_work(vha
, e
);
4083 qla2x00_post_idc_ack_work(struct scsi_qla_host
*vha
, uint16_t *mb
)
4085 struct qla_work_evt
*e
;
4087 e
= qla2x00_alloc_work(vha
, QLA_EVT_IDC_ACK
);
4089 return QLA_FUNCTION_FAILED
;
4091 memcpy(e
->u
.idc_ack
.mb
, mb
, QLA_IDC_ACK_REGS
* sizeof(uint16_t));
4092 return qla2x00_post_work(vha
, e
);
4095 #define qla2x00_post_async_work(name, type) \
4096 int qla2x00_post_async_##name##_work( \
4097 struct scsi_qla_host *vha, \
4098 fc_port_t *fcport, uint16_t *data) \
4100 struct qla_work_evt *e; \
4102 e = qla2x00_alloc_work(vha, type); \
4104 return QLA_FUNCTION_FAILED; \
4106 e->u.logio.fcport = fcport; \
4108 e->u.logio.data[0] = data[0]; \
4109 e->u.logio.data[1] = data[1]; \
4111 return qla2x00_post_work(vha, e); \
4114 qla2x00_post_async_work(login
, QLA_EVT_ASYNC_LOGIN
);
4115 qla2x00_post_async_work(login_done
, QLA_EVT_ASYNC_LOGIN_DONE
);
4116 qla2x00_post_async_work(logout
, QLA_EVT_ASYNC_LOGOUT
);
4117 qla2x00_post_async_work(logout_done
, QLA_EVT_ASYNC_LOGOUT_DONE
);
4118 qla2x00_post_async_work(adisc
, QLA_EVT_ASYNC_ADISC
);
4119 qla2x00_post_async_work(adisc_done
, QLA_EVT_ASYNC_ADISC_DONE
);
4122 qla2x00_post_uevent_work(struct scsi_qla_host
*vha
, u32 code
)
4124 struct qla_work_evt
*e
;
4126 e
= qla2x00_alloc_work(vha
, QLA_EVT_UEVENT
);
4128 return QLA_FUNCTION_FAILED
;
4130 e
->u
.uevent
.code
= code
;
4131 return qla2x00_post_work(vha
, e
);
4135 qla2x00_uevent_emit(struct scsi_qla_host
*vha
, u32 code
)
4137 char event_string
[40];
4138 char *envp
[] = { event_string
, NULL
};
4141 case QLA_UEVENT_CODE_FW_DUMP
:
4142 snprintf(event_string
, sizeof(event_string
), "FW_DUMP=%ld",
4149 kobject_uevent_env(&vha
->hw
->pdev
->dev
.kobj
, KOBJ_CHANGE
, envp
);
4153 qlafx00_post_aenfx_work(struct scsi_qla_host
*vha
, uint32_t evtcode
,
4154 uint32_t *data
, int cnt
)
4156 struct qla_work_evt
*e
;
4158 e
= qla2x00_alloc_work(vha
, QLA_EVT_AENFX
);
4160 return QLA_FUNCTION_FAILED
;
4162 e
->u
.aenfx
.evtcode
= evtcode
;
4163 e
->u
.aenfx
.count
= cnt
;
4164 memcpy(e
->u
.aenfx
.mbx
, data
, sizeof(*data
) * cnt
);
4165 return qla2x00_post_work(vha
, e
);
4169 qla2x00_do_work(struct scsi_qla_host
*vha
)
4171 struct qla_work_evt
*e
, *tmp
;
4172 unsigned long flags
;
4175 spin_lock_irqsave(&vha
->work_lock
, flags
);
4176 list_splice_init(&vha
->work_list
, &work
);
4177 spin_unlock_irqrestore(&vha
->work_lock
, flags
);
4179 list_for_each_entry_safe(e
, tmp
, &work
, list
) {
4180 list_del_init(&e
->list
);
4184 fc_host_post_event(vha
->host
, fc_get_event_number(),
4185 e
->u
.aen
.code
, e
->u
.aen
.data
);
4187 case QLA_EVT_IDC_ACK
:
4188 qla81xx_idc_ack(vha
, e
->u
.idc_ack
.mb
);
4190 case QLA_EVT_ASYNC_LOGIN
:
4191 qla2x00_async_login(vha
, e
->u
.logio
.fcport
,
4194 case QLA_EVT_ASYNC_LOGIN_DONE
:
4195 qla2x00_async_login_done(vha
, e
->u
.logio
.fcport
,
4198 case QLA_EVT_ASYNC_LOGOUT
:
4199 qla2x00_async_logout(vha
, e
->u
.logio
.fcport
);
4201 case QLA_EVT_ASYNC_LOGOUT_DONE
:
4202 qla2x00_async_logout_done(vha
, e
->u
.logio
.fcport
,
4205 case QLA_EVT_ASYNC_ADISC
:
4206 qla2x00_async_adisc(vha
, e
->u
.logio
.fcport
,
4209 case QLA_EVT_ASYNC_ADISC_DONE
:
4210 qla2x00_async_adisc_done(vha
, e
->u
.logio
.fcport
,
4213 case QLA_EVT_UEVENT
:
4214 qla2x00_uevent_emit(vha
, e
->u
.uevent
.code
);
4217 qlafx00_process_aen(vha
, e
);
4220 if (e
->flags
& QLA_EVT_FLAG_FREE
)
4223 /* For each work completed decrement vha ref count */
4224 QLA_VHA_MARK_NOT_BUSY(vha
);
4228 /* Relogins all the fcports of a vport
4229 * Context: dpc thread
4231 void qla2x00_relogin(struct scsi_qla_host
*vha
)
4235 uint16_t next_loopid
= 0;
4236 struct qla_hw_data
*ha
= vha
->hw
;
4239 list_for_each_entry(fcport
, &vha
->vp_fcports
, list
) {
4241 * If the port is not ONLINE then try to login
4242 * to it if we haven't run out of retries.
4244 if (atomic_read(&fcport
->state
) != FCS_ONLINE
&&
4245 fcport
->login_retry
&& !(fcport
->flags
& FCF_ASYNC_SENT
)) {
4246 fcport
->login_retry
--;
4247 if (fcport
->flags
& FCF_FABRIC_DEVICE
) {
4248 if (fcport
->flags
& FCF_FCP2_DEVICE
)
4249 ha
->isp_ops
->fabric_logout(vha
,
4251 fcport
->d_id
.b
.domain
,
4252 fcport
->d_id
.b
.area
,
4253 fcport
->d_id
.b
.al_pa
);
4255 if (fcport
->loop_id
== FC_NO_LOOP_ID
) {
4256 fcport
->loop_id
= next_loopid
=
4257 ha
->min_external_loopid
;
4258 status
= qla2x00_find_new_loop_id(
4260 if (status
!= QLA_SUCCESS
) {
4261 /* Ran out of IDs to use */
4266 if (IS_ALOGIO_CAPABLE(ha
)) {
4267 fcport
->flags
|= FCF_ASYNC_SENT
;
4269 data
[1] = QLA_LOGIO_LOGIN_RETRIED
;
4270 status
= qla2x00_post_async_login_work(
4272 if (status
== QLA_SUCCESS
)
4274 /* Attempt a retry. */
4277 status
= qla2x00_fabric_login(vha
,
4278 fcport
, &next_loopid
);
4279 if (status
== QLA_SUCCESS
) {
4288 qla2x00_get_port_database(
4290 if (status2
!= QLA_SUCCESS
)
4295 status
= qla2x00_local_device_login(vha
,
4298 if (status
== QLA_SUCCESS
) {
4299 fcport
->old_loop_id
= fcport
->loop_id
;
4301 ql_dbg(ql_dbg_disc
, vha
, 0x2003,
4302 "Port login OK: logged in ID 0x%x.\n",
4305 qla2x00_update_fcport(vha
, fcport
);
4307 } else if (status
== 1) {
4308 set_bit(RELOGIN_NEEDED
, &vha
->dpc_flags
);
4309 /* retry the login again */
4310 ql_dbg(ql_dbg_disc
, vha
, 0x2007,
4311 "Retrying %d login again loop_id 0x%x.\n",
4312 fcport
->login_retry
, fcport
->loop_id
);
4314 fcport
->login_retry
= 0;
4317 if (fcport
->login_retry
== 0 && status
!= QLA_SUCCESS
)
4318 qla2x00_clear_loop_id(fcport
);
4320 if (test_bit(LOOP_RESYNC_NEEDED
, &vha
->dpc_flags
))
4325 /* Schedule work on any of the dpc-workqueues */
4327 qla83xx_schedule_work(scsi_qla_host_t
*base_vha
, int work_code
)
4329 struct qla_hw_data
*ha
= base_vha
->hw
;
4331 switch (work_code
) {
4332 case MBA_IDC_AEN
: /* 0x8200 */
4334 queue_work(ha
->dpc_lp_wq
, &ha
->idc_aen
);
4337 case QLA83XX_NIC_CORE_RESET
: /* 0x1 */
4338 if (!ha
->flags
.nic_core_reset_hdlr_active
) {
4340 queue_work(ha
->dpc_hp_wq
, &ha
->nic_core_reset
);
4342 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb05e,
4343 "NIC Core reset is already active. Skip "
4344 "scheduling it again.\n");
4346 case QLA83XX_IDC_STATE_HANDLER
: /* 0x2 */
4348 queue_work(ha
->dpc_hp_wq
, &ha
->idc_state_handler
);
4350 case QLA83XX_NIC_CORE_UNRECOVERABLE
: /* 0x3 */
4352 queue_work(ha
->dpc_hp_wq
, &ha
->nic_core_unrecoverable
);
4355 ql_log(ql_log_warn
, base_vha
, 0xb05f,
4356 "Unknown work-code=0x%x.\n", work_code
);
4362 /* Work: Perform NIC Core Unrecoverable state handling */
4364 qla83xx_nic_core_unrecoverable_work(struct work_struct
*work
)
4366 struct qla_hw_data
*ha
=
4367 container_of(work
, struct qla_hw_data
, nic_core_unrecoverable
);
4368 scsi_qla_host_t
*base_vha
= pci_get_drvdata(ha
->pdev
);
4369 uint32_t dev_state
= 0;
4371 qla83xx_idc_lock(base_vha
, 0);
4372 qla83xx_rd_reg(base_vha
, QLA83XX_IDC_DEV_STATE
, &dev_state
);
4373 qla83xx_reset_ownership(base_vha
);
4374 if (ha
->flags
.nic_core_reset_owner
) {
4375 ha
->flags
.nic_core_reset_owner
= 0;
4376 qla83xx_wr_reg(base_vha
, QLA83XX_IDC_DEV_STATE
,
4377 QLA8XXX_DEV_FAILED
);
4378 ql_log(ql_log_info
, base_vha
, 0xb060, "HW State: FAILED.\n");
4379 qla83xx_schedule_work(base_vha
, QLA83XX_IDC_STATE_HANDLER
);
4381 qla83xx_idc_unlock(base_vha
, 0);
4384 /* Work: Execute IDC state handler */
4386 qla83xx_idc_state_handler_work(struct work_struct
*work
)
4388 struct qla_hw_data
*ha
=
4389 container_of(work
, struct qla_hw_data
, idc_state_handler
);
4390 scsi_qla_host_t
*base_vha
= pci_get_drvdata(ha
->pdev
);
4391 uint32_t dev_state
= 0;
4393 qla83xx_idc_lock(base_vha
, 0);
4394 qla83xx_rd_reg(base_vha
, QLA83XX_IDC_DEV_STATE
, &dev_state
);
4395 if (dev_state
== QLA8XXX_DEV_FAILED
||
4396 dev_state
== QLA8XXX_DEV_NEED_QUIESCENT
)
4397 qla83xx_idc_state_handler(base_vha
);
4398 qla83xx_idc_unlock(base_vha
, 0);
4402 qla83xx_check_nic_core_fw_alive(scsi_qla_host_t
*base_vha
)
4404 int rval
= QLA_SUCCESS
;
4405 unsigned long heart_beat_wait
= jiffies
+ (1 * HZ
);
4406 uint32_t heart_beat_counter1
, heart_beat_counter2
;
4409 if (time_after(jiffies
, heart_beat_wait
)) {
4410 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb07c,
4411 "Nic Core f/w is not alive.\n");
4412 rval
= QLA_FUNCTION_FAILED
;
4416 qla83xx_idc_lock(base_vha
, 0);
4417 qla83xx_rd_reg(base_vha
, QLA83XX_FW_HEARTBEAT
,
4418 &heart_beat_counter1
);
4419 qla83xx_idc_unlock(base_vha
, 0);
4421 qla83xx_idc_lock(base_vha
, 0);
4422 qla83xx_rd_reg(base_vha
, QLA83XX_FW_HEARTBEAT
,
4423 &heart_beat_counter2
);
4424 qla83xx_idc_unlock(base_vha
, 0);
4425 } while (heart_beat_counter1
== heart_beat_counter2
);
4430 /* Work: Perform NIC Core Reset handling */
4432 qla83xx_nic_core_reset_work(struct work_struct
*work
)
4434 struct qla_hw_data
*ha
=
4435 container_of(work
, struct qla_hw_data
, nic_core_reset
);
4436 scsi_qla_host_t
*base_vha
= pci_get_drvdata(ha
->pdev
);
4437 uint32_t dev_state
= 0;
4439 if (IS_QLA2031(ha
)) {
4440 if (qla2xxx_mctp_dump(base_vha
) != QLA_SUCCESS
)
4441 ql_log(ql_log_warn
, base_vha
, 0xb081,
4442 "Failed to dump mctp\n");
4446 if (!ha
->flags
.nic_core_reset_hdlr_active
) {
4447 if (qla83xx_check_nic_core_fw_alive(base_vha
) == QLA_SUCCESS
) {
4448 qla83xx_idc_lock(base_vha
, 0);
4449 qla83xx_rd_reg(base_vha
, QLA83XX_IDC_DEV_STATE
,
4451 qla83xx_idc_unlock(base_vha
, 0);
4452 if (dev_state
!= QLA8XXX_DEV_NEED_RESET
) {
4453 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb07a,
4454 "Nic Core f/w is alive.\n");
4459 ha
->flags
.nic_core_reset_hdlr_active
= 1;
4460 if (qla83xx_nic_core_reset(base_vha
)) {
4461 /* NIC Core reset failed. */
4462 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb061,
4463 "NIC Core reset failed.\n");
4465 ha
->flags
.nic_core_reset_hdlr_active
= 0;
4469 /* Work: Handle 8200 IDC aens */
4471 qla83xx_service_idc_aen(struct work_struct
*work
)
4473 struct qla_hw_data
*ha
=
4474 container_of(work
, struct qla_hw_data
, idc_aen
);
4475 scsi_qla_host_t
*base_vha
= pci_get_drvdata(ha
->pdev
);
4476 uint32_t dev_state
, idc_control
;
4478 qla83xx_idc_lock(base_vha
, 0);
4479 qla83xx_rd_reg(base_vha
, QLA83XX_IDC_DEV_STATE
, &dev_state
);
4480 qla83xx_rd_reg(base_vha
, QLA83XX_IDC_CONTROL
, &idc_control
);
4481 qla83xx_idc_unlock(base_vha
, 0);
4482 if (dev_state
== QLA8XXX_DEV_NEED_RESET
) {
4483 if (idc_control
& QLA83XX_IDC_GRACEFUL_RESET
) {
4484 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb062,
4485 "Application requested NIC Core Reset.\n");
4486 qla83xx_schedule_work(base_vha
, QLA83XX_NIC_CORE_RESET
);
4487 } else if (qla83xx_check_nic_core_fw_alive(base_vha
) ==
4489 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb07b,
4490 "Other protocol driver requested NIC Core Reset.\n");
4491 qla83xx_schedule_work(base_vha
, QLA83XX_NIC_CORE_RESET
);
4493 } else if (dev_state
== QLA8XXX_DEV_FAILED
||
4494 dev_state
== QLA8XXX_DEV_NEED_QUIESCENT
) {
4495 qla83xx_schedule_work(base_vha
, QLA83XX_IDC_STATE_HANDLER
);
4500 qla83xx_wait_logic(void)
4505 if (!in_interrupt()) {
4507 * Wait about 200ms before retrying again.
4508 * This controls the number of retries for single
4514 for (i
= 0; i
< 20; i
++)
4515 cpu_relax(); /* This a nop instr on i386 */
4520 qla83xx_force_lock_recovery(scsi_qla_host_t
*base_vha
)
4524 uint32_t idc_lck_rcvry_stage_mask
= 0x3;
4525 uint32_t idc_lck_rcvry_owner_mask
= 0x3c;
4526 struct qla_hw_data
*ha
= base_vha
->hw
;
4527 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb086,
4528 "Trying force recovery of the IDC lock.\n");
4530 rval
= qla83xx_rd_reg(base_vha
, QLA83XX_IDC_LOCK_RECOVERY
, &data
);
4534 if ((data
& idc_lck_rcvry_stage_mask
) > 0) {
4537 data
= (IDC_LOCK_RECOVERY_STAGE1
) | (ha
->portnum
<< 2);
4538 rval
= qla83xx_wr_reg(base_vha
, QLA83XX_IDC_LOCK_RECOVERY
,
4545 rval
= qla83xx_rd_reg(base_vha
, QLA83XX_IDC_LOCK_RECOVERY
,
4550 if (((data
& idc_lck_rcvry_owner_mask
) >> 2) == ha
->portnum
) {
4551 data
&= (IDC_LOCK_RECOVERY_STAGE2
|
4552 ~(idc_lck_rcvry_stage_mask
));
4553 rval
= qla83xx_wr_reg(base_vha
,
4554 QLA83XX_IDC_LOCK_RECOVERY
, data
);
4558 /* Forcefully perform IDC UnLock */
4559 rval
= qla83xx_rd_reg(base_vha
, QLA83XX_DRIVER_UNLOCK
,
4563 /* Clear lock-id by setting 0xff */
4564 rval
= qla83xx_wr_reg(base_vha
, QLA83XX_DRIVER_LOCKID
,
4568 /* Clear lock-recovery by setting 0x0 */
4569 rval
= qla83xx_wr_reg(base_vha
,
4570 QLA83XX_IDC_LOCK_RECOVERY
, 0x0);
4581 qla83xx_idc_lock_recovery(scsi_qla_host_t
*base_vha
)
4583 int rval
= QLA_SUCCESS
;
4584 uint32_t o_drv_lockid
, n_drv_lockid
;
4585 unsigned long lock_recovery_timeout
;
4587 lock_recovery_timeout
= jiffies
+ QLA83XX_MAX_LOCK_RECOVERY_WAIT
;
4589 rval
= qla83xx_rd_reg(base_vha
, QLA83XX_DRIVER_LOCKID
, &o_drv_lockid
);
4593 /* MAX wait time before forcing IDC Lock recovery = 2 secs */
4594 if (time_after_eq(jiffies
, lock_recovery_timeout
)) {
4595 if (qla83xx_force_lock_recovery(base_vha
) == QLA_SUCCESS
)
4598 return QLA_FUNCTION_FAILED
;
4601 rval
= qla83xx_rd_reg(base_vha
, QLA83XX_DRIVER_LOCKID
, &n_drv_lockid
);
4605 if (o_drv_lockid
== n_drv_lockid
) {
4606 qla83xx_wait_logic();
4616 qla83xx_idc_lock(scsi_qla_host_t
*base_vha
, uint16_t requester_id
)
4618 uint16_t options
= (requester_id
<< 15) | BIT_6
;
4620 uint32_t lock_owner
;
4621 struct qla_hw_data
*ha
= base_vha
->hw
;
4623 /* IDC-lock implementation using driver-lock/lock-id remote registers */
4625 if (qla83xx_rd_reg(base_vha
, QLA83XX_DRIVER_LOCK
, &data
)
4628 /* Setting lock-id to our function-number */
4629 qla83xx_wr_reg(base_vha
, QLA83XX_DRIVER_LOCKID
,
4632 qla83xx_rd_reg(base_vha
, QLA83XX_DRIVER_LOCKID
,
4634 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb063,
4635 "Failed to acquire IDC lock, acquired by %d, "
4636 "retrying...\n", lock_owner
);
4638 /* Retry/Perform IDC-Lock recovery */
4639 if (qla83xx_idc_lock_recovery(base_vha
)
4641 qla83xx_wait_logic();
4644 ql_log(ql_log_warn
, base_vha
, 0xb075,
4645 "IDC Lock recovery FAILED.\n");
4652 /* XXX: IDC-lock implementation using access-control mbx */
4654 if (qla83xx_access_control(base_vha
, options
, 0, 0, NULL
)) {
4655 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb072,
4656 "Failed to acquire IDC lock. retrying...\n");
4657 /* Retry/Perform IDC-Lock recovery */
4658 if (qla83xx_idc_lock_recovery(base_vha
) == QLA_SUCCESS
) {
4659 qla83xx_wait_logic();
4662 ql_log(ql_log_warn
, base_vha
, 0xb076,
4663 "IDC Lock recovery FAILED.\n");
4670 qla83xx_idc_unlock(scsi_qla_host_t
*base_vha
, uint16_t requester_id
)
4673 uint16_t options
= (requester_id
<< 15) | BIT_7
;
4677 struct qla_hw_data
*ha
= base_vha
->hw
;
4679 /* IDC-unlock implementation using driver-unlock/lock-id
4684 if (qla83xx_rd_reg(base_vha
, QLA83XX_DRIVER_LOCKID
, &data
)
4686 if (data
== ha
->portnum
) {
4687 qla83xx_rd_reg(base_vha
, QLA83XX_DRIVER_UNLOCK
, &data
);
4688 /* Clearing lock-id by setting 0xff */
4689 qla83xx_wr_reg(base_vha
, QLA83XX_DRIVER_LOCKID
, 0xff);
4690 } else if (retry
< 10) {
4691 /* SV: XXX: IDC unlock retrying needed here? */
4693 /* Retry for IDC-unlock */
4694 qla83xx_wait_logic();
4696 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb064,
4697 "Failed to release IDC lock, retyring=%d\n", retry
);
4700 } else if (retry
< 10) {
4701 /* Retry for IDC-unlock */
4702 qla83xx_wait_logic();
4704 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb065,
4705 "Failed to read drv-lockid, retyring=%d\n", retry
);
4712 /* XXX: IDC-unlock implementation using access-control mbx */
4715 if (qla83xx_access_control(base_vha
, options
, 0, 0, NULL
)) {
4717 /* Retry for IDC-unlock */
4718 qla83xx_wait_logic();
4720 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb066,
4721 "Failed to release IDC lock, retyring=%d\n", retry
);
4731 __qla83xx_set_drv_presence(scsi_qla_host_t
*vha
)
4733 int rval
= QLA_SUCCESS
;
4734 struct qla_hw_data
*ha
= vha
->hw
;
4735 uint32_t drv_presence
;
4737 rval
= qla83xx_rd_reg(vha
, QLA83XX_IDC_DRV_PRESENCE
, &drv_presence
);
4738 if (rval
== QLA_SUCCESS
) {
4739 drv_presence
|= (1 << ha
->portnum
);
4740 rval
= qla83xx_wr_reg(vha
, QLA83XX_IDC_DRV_PRESENCE
,
4748 qla83xx_set_drv_presence(scsi_qla_host_t
*vha
)
4750 int rval
= QLA_SUCCESS
;
4752 qla83xx_idc_lock(vha
, 0);
4753 rval
= __qla83xx_set_drv_presence(vha
);
4754 qla83xx_idc_unlock(vha
, 0);
4760 __qla83xx_clear_drv_presence(scsi_qla_host_t
*vha
)
4762 int rval
= QLA_SUCCESS
;
4763 struct qla_hw_data
*ha
= vha
->hw
;
4764 uint32_t drv_presence
;
4766 rval
= qla83xx_rd_reg(vha
, QLA83XX_IDC_DRV_PRESENCE
, &drv_presence
);
4767 if (rval
== QLA_SUCCESS
) {
4768 drv_presence
&= ~(1 << ha
->portnum
);
4769 rval
= qla83xx_wr_reg(vha
, QLA83XX_IDC_DRV_PRESENCE
,
4777 qla83xx_clear_drv_presence(scsi_qla_host_t
*vha
)
4779 int rval
= QLA_SUCCESS
;
4781 qla83xx_idc_lock(vha
, 0);
4782 rval
= __qla83xx_clear_drv_presence(vha
);
4783 qla83xx_idc_unlock(vha
, 0);
4789 qla83xx_need_reset_handler(scsi_qla_host_t
*vha
)
4791 struct qla_hw_data
*ha
= vha
->hw
;
4792 uint32_t drv_ack
, drv_presence
;
4793 unsigned long ack_timeout
;
4795 /* Wait for IDC ACK from all functions (DRV-ACK == DRV-PRESENCE) */
4796 ack_timeout
= jiffies
+ (ha
->fcoe_reset_timeout
* HZ
);
4798 qla83xx_rd_reg(vha
, QLA83XX_IDC_DRIVER_ACK
, &drv_ack
);
4799 qla83xx_rd_reg(vha
, QLA83XX_IDC_DRV_PRESENCE
, &drv_presence
);
4800 if ((drv_ack
& drv_presence
) == drv_presence
)
4803 if (time_after_eq(jiffies
, ack_timeout
)) {
4804 ql_log(ql_log_warn
, vha
, 0xb067,
4805 "RESET ACK TIMEOUT! drv_presence=0x%x "
4806 "drv_ack=0x%x\n", drv_presence
, drv_ack
);
4808 * The function(s) which did not ack in time are forced
4809 * to withdraw any further participation in the IDC
4812 if (drv_ack
!= drv_presence
)
4813 qla83xx_wr_reg(vha
, QLA83XX_IDC_DRV_PRESENCE
,
4818 qla83xx_idc_unlock(vha
, 0);
4820 qla83xx_idc_lock(vha
, 0);
4823 qla83xx_wr_reg(vha
, QLA83XX_IDC_DEV_STATE
, QLA8XXX_DEV_COLD
);
4824 ql_log(ql_log_info
, vha
, 0xb068, "HW State: COLD/RE-INIT.\n");
4828 qla83xx_device_bootstrap(scsi_qla_host_t
*vha
)
4830 int rval
= QLA_SUCCESS
;
4831 uint32_t idc_control
;
4833 qla83xx_wr_reg(vha
, QLA83XX_IDC_DEV_STATE
, QLA8XXX_DEV_INITIALIZING
);
4834 ql_log(ql_log_info
, vha
, 0xb069, "HW State: INITIALIZING.\n");
4836 /* Clearing IDC-Control Graceful-Reset Bit before resetting f/w */
4837 __qla83xx_get_idc_control(vha
, &idc_control
);
4838 idc_control
&= ~QLA83XX_IDC_GRACEFUL_RESET
;
4839 __qla83xx_set_idc_control(vha
, 0);
4841 qla83xx_idc_unlock(vha
, 0);
4842 rval
= qla83xx_restart_nic_firmware(vha
);
4843 qla83xx_idc_lock(vha
, 0);
4845 if (rval
!= QLA_SUCCESS
) {
4846 ql_log(ql_log_fatal
, vha
, 0xb06a,
4847 "Failed to restart NIC f/w.\n");
4848 qla83xx_wr_reg(vha
, QLA83XX_IDC_DEV_STATE
, QLA8XXX_DEV_FAILED
);
4849 ql_log(ql_log_info
, vha
, 0xb06b, "HW State: FAILED.\n");
4851 ql_dbg(ql_dbg_p3p
, vha
, 0xb06c,
4852 "Success in restarting nic f/w.\n");
4853 qla83xx_wr_reg(vha
, QLA83XX_IDC_DEV_STATE
, QLA8XXX_DEV_READY
);
4854 ql_log(ql_log_info
, vha
, 0xb06d, "HW State: READY.\n");
4860 /* Assumes idc_lock always held on entry */
4862 qla83xx_idc_state_handler(scsi_qla_host_t
*base_vha
)
4864 struct qla_hw_data
*ha
= base_vha
->hw
;
4865 int rval
= QLA_SUCCESS
;
4866 unsigned long dev_init_timeout
;
4869 /* Wait for MAX-INIT-TIMEOUT for the device to go ready */
4870 dev_init_timeout
= jiffies
+ (ha
->fcoe_dev_init_timeout
* HZ
);
4874 if (time_after_eq(jiffies
, dev_init_timeout
)) {
4875 ql_log(ql_log_warn
, base_vha
, 0xb06e,
4876 "Initialization TIMEOUT!\n");
4877 /* Init timeout. Disable further NIC Core
4880 qla83xx_wr_reg(base_vha
, QLA83XX_IDC_DEV_STATE
,
4881 QLA8XXX_DEV_FAILED
);
4882 ql_log(ql_log_info
, base_vha
, 0xb06f,
4883 "HW State: FAILED.\n");
4886 qla83xx_rd_reg(base_vha
, QLA83XX_IDC_DEV_STATE
, &dev_state
);
4887 switch (dev_state
) {
4888 case QLA8XXX_DEV_READY
:
4889 if (ha
->flags
.nic_core_reset_owner
)
4890 qla83xx_idc_audit(base_vha
,
4891 IDC_AUDIT_COMPLETION
);
4892 ha
->flags
.nic_core_reset_owner
= 0;
4893 ql_dbg(ql_dbg_p3p
, base_vha
, 0xb070,
4894 "Reset_owner reset by 0x%x.\n",
4897 case QLA8XXX_DEV_COLD
:
4898 if (ha
->flags
.nic_core_reset_owner
)
4899 rval
= qla83xx_device_bootstrap(base_vha
);
4901 /* Wait for AEN to change device-state */
4902 qla83xx_idc_unlock(base_vha
, 0);
4904 qla83xx_idc_lock(base_vha
, 0);
4907 case QLA8XXX_DEV_INITIALIZING
:
4908 /* Wait for AEN to change device-state */
4909 qla83xx_idc_unlock(base_vha
, 0);
4911 qla83xx_idc_lock(base_vha
, 0);
4913 case QLA8XXX_DEV_NEED_RESET
:
4914 if (!ql2xdontresethba
&& ha
->flags
.nic_core_reset_owner
)
4915 qla83xx_need_reset_handler(base_vha
);
4917 /* Wait for AEN to change device-state */
4918 qla83xx_idc_unlock(base_vha
, 0);
4920 qla83xx_idc_lock(base_vha
, 0);
4922 /* reset timeout value after need reset handler */
4923 dev_init_timeout
= jiffies
+
4924 (ha
->fcoe_dev_init_timeout
* HZ
);
4926 case QLA8XXX_DEV_NEED_QUIESCENT
:
4927 /* XXX: DEBUG for now */
4928 qla83xx_idc_unlock(base_vha
, 0);
4930 qla83xx_idc_lock(base_vha
, 0);
4932 case QLA8XXX_DEV_QUIESCENT
:
4933 /* XXX: DEBUG for now */
4934 if (ha
->flags
.quiesce_owner
)
4937 qla83xx_idc_unlock(base_vha
, 0);
4939 qla83xx_idc_lock(base_vha
, 0);
4940 dev_init_timeout
= jiffies
+
4941 (ha
->fcoe_dev_init_timeout
* HZ
);
4943 case QLA8XXX_DEV_FAILED
:
4944 if (ha
->flags
.nic_core_reset_owner
)
4945 qla83xx_idc_audit(base_vha
,
4946 IDC_AUDIT_COMPLETION
);
4947 ha
->flags
.nic_core_reset_owner
= 0;
4948 __qla83xx_clear_drv_presence(base_vha
);
4949 qla83xx_idc_unlock(base_vha
, 0);
4950 qla8xxx_dev_failed_handler(base_vha
);
4951 rval
= QLA_FUNCTION_FAILED
;
4952 qla83xx_idc_lock(base_vha
, 0);
4954 case QLA8XXX_BAD_VALUE
:
4955 qla83xx_idc_unlock(base_vha
, 0);
4957 qla83xx_idc_lock(base_vha
, 0);
4960 ql_log(ql_log_warn
, base_vha
, 0xb071,
4961 "Unknown Device State: %x.\n", dev_state
);
4962 qla83xx_idc_unlock(base_vha
, 0);
4963 qla8xxx_dev_failed_handler(base_vha
);
4964 rval
= QLA_FUNCTION_FAILED
;
4965 qla83xx_idc_lock(base_vha
, 0);
4975 qla2x00_disable_board_on_pci_error(struct work_struct
*work
)
4977 struct qla_hw_data
*ha
= container_of(work
, struct qla_hw_data
,
4979 struct pci_dev
*pdev
= ha
->pdev
;
4980 scsi_qla_host_t
*base_vha
= pci_get_drvdata(ha
->pdev
);
4982 /* if UNLOAD flag is already set, then continue unload,
4983 * where it was set first.
4985 if (test_bit(UNLOADING
, &base_vha
->dpc_flags
))
4988 ql_log(ql_log_warn
, base_vha
, 0x015b,
4989 "Disabling adapter.\n");
4991 set_bit(UNLOADING
, &base_vha
->dpc_flags
);
4993 qla2x00_delete_all_vps(ha
, base_vha
);
4995 qla2x00_abort_all_cmds(base_vha
, DID_NO_CONNECT
<< 16);
4997 qla2x00_dfs_remove(base_vha
);
4999 qla84xx_put_chip(base_vha
);
5001 if (base_vha
->timer_active
)
5002 qla2x00_stop_timer(base_vha
);
5004 base_vha
->flags
.online
= 0;
5006 qla2x00_destroy_deferred_work(ha
);
5009 * Do not try to stop beacon blink as it will issue a mailbox
5012 qla2x00_free_sysfs_attr(base_vha
, false);
5014 fc_remove_host(base_vha
->host
);
5016 scsi_remove_host(base_vha
->host
);
5018 base_vha
->flags
.init_done
= 0;
5019 qla25xx_delete_queues(base_vha
);
5020 qla2x00_free_irqs(base_vha
);
5021 qla2x00_free_fcports(base_vha
);
5022 qla2x00_mem_free(ha
);
5023 qla82xx_md_free(base_vha
);
5024 qla2x00_free_queues(ha
);
5026 qla2x00_unmap_iobases(ha
);
5028 pci_release_selected_regions(ha
->pdev
, ha
->bars
);
5029 pci_disable_pcie_error_reporting(pdev
);
5030 pci_disable_device(pdev
);
5033 * Let qla2x00_remove_one cleanup qla_hw_data on device removal.
5037 /**************************************************************************
5039 * This kernel thread is a task that is schedule by the interrupt handler
5040 * to perform the background processing for interrupts.
5043 * This task always run in the context of a kernel thread. It
5044 * is kick-off by the driver's detect code and starts up
5045 * up one per adapter. It immediately goes to sleep and waits for
5046 * some fibre event. When either the interrupt handler or
5047 * the timer routine detects a event it will one of the task
5048 * bits then wake us up.
5049 **************************************************************************/
5051 qla2x00_do_dpc(void *data
)
5053 scsi_qla_host_t
*base_vha
;
5054 struct qla_hw_data
*ha
;
5056 ha
= (struct qla_hw_data
*)data
;
5057 base_vha
= pci_get_drvdata(ha
->pdev
);
5059 set_user_nice(current
, MIN_NICE
);
5061 set_current_state(TASK_INTERRUPTIBLE
);
5062 while (!kthread_should_stop()) {
5063 ql_dbg(ql_dbg_dpc
, base_vha
, 0x4000,
5064 "DPC handler sleeping.\n");
5068 if (!base_vha
->flags
.init_done
|| ha
->flags
.mbox_busy
)
5071 if (ha
->flags
.eeh_busy
) {
5072 ql_dbg(ql_dbg_dpc
, base_vha
, 0x4003,
5073 "eeh_busy=%d.\n", ha
->flags
.eeh_busy
);
5079 ql_dbg(ql_dbg_dpc
+ ql_dbg_verbose
, base_vha
, 0x4001,
5080 "DPC handler waking up, dpc_flags=0x%lx.\n",
5081 base_vha
->dpc_flags
);
5083 if (test_bit(UNLOADING
, &base_vha
->dpc_flags
))
5086 qla2x00_do_work(base_vha
);
5088 if (IS_P3P_TYPE(ha
)) {
5089 if (IS_QLA8044(ha
)) {
5090 if (test_and_clear_bit(ISP_UNRECOVERABLE
,
5091 &base_vha
->dpc_flags
)) {
5092 qla8044_idc_lock(ha
);
5093 qla8044_wr_direct(base_vha
,
5094 QLA8044_CRB_DEV_STATE_INDEX
,
5095 QLA8XXX_DEV_FAILED
);
5096 qla8044_idc_unlock(ha
);
5097 ql_log(ql_log_info
, base_vha
, 0x4004,
5098 "HW State: FAILED.\n");
5099 qla8044_device_state_handler(base_vha
);
5104 if (test_and_clear_bit(ISP_UNRECOVERABLE
,
5105 &base_vha
->dpc_flags
)) {
5106 qla82xx_idc_lock(ha
);
5107 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
,
5108 QLA8XXX_DEV_FAILED
);
5109 qla82xx_idc_unlock(ha
);
5110 ql_log(ql_log_info
, base_vha
, 0x0151,
5111 "HW State: FAILED.\n");
5112 qla82xx_device_state_handler(base_vha
);
5117 if (test_and_clear_bit(FCOE_CTX_RESET_NEEDED
,
5118 &base_vha
->dpc_flags
)) {
5120 ql_dbg(ql_dbg_dpc
, base_vha
, 0x4005,
5121 "FCoE context reset scheduled.\n");
5122 if (!(test_and_set_bit(ABORT_ISP_ACTIVE
,
5123 &base_vha
->dpc_flags
))) {
5124 if (qla82xx_fcoe_ctx_reset(base_vha
)) {
5125 /* FCoE-ctx reset failed.
5126 * Escalate to chip-reset
5128 set_bit(ISP_ABORT_NEEDED
,
5129 &base_vha
->dpc_flags
);
5131 clear_bit(ABORT_ISP_ACTIVE
,
5132 &base_vha
->dpc_flags
);
5135 ql_dbg(ql_dbg_dpc
, base_vha
, 0x4006,
5136 "FCoE context reset end.\n");
5138 } else if (IS_QLAFX00(ha
)) {
5139 if (test_and_clear_bit(ISP_UNRECOVERABLE
,
5140 &base_vha
->dpc_flags
)) {
5141 ql_dbg(ql_dbg_dpc
, base_vha
, 0x4020,
5142 "Firmware Reset Recovery\n");
5143 if (qlafx00_reset_initialize(base_vha
)) {
5144 /* Failed. Abort isp later. */
5145 if (!test_bit(UNLOADING
,
5146 &base_vha
->dpc_flags
)) {
5147 set_bit(ISP_UNRECOVERABLE
,
5148 &base_vha
->dpc_flags
);
5149 ql_dbg(ql_dbg_dpc
, base_vha
,
5151 "Reset Recovery Failed\n");
5156 if (test_and_clear_bit(FX00_TARGET_SCAN
,
5157 &base_vha
->dpc_flags
)) {
5158 ql_dbg(ql_dbg_dpc
, base_vha
, 0x4022,
5159 "ISPFx00 Target Scan scheduled\n");
5160 if (qlafx00_rescan_isp(base_vha
)) {
5161 if (!test_bit(UNLOADING
,
5162 &base_vha
->dpc_flags
))
5163 set_bit(ISP_UNRECOVERABLE
,
5164 &base_vha
->dpc_flags
);
5165 ql_dbg(ql_dbg_dpc
, base_vha
, 0x401e,
5166 "ISPFx00 Target Scan Failed\n");
5168 ql_dbg(ql_dbg_dpc
, base_vha
, 0x401f,
5169 "ISPFx00 Target Scan End\n");
5171 if (test_and_clear_bit(FX00_HOST_INFO_RESEND
,
5172 &base_vha
->dpc_flags
)) {
5173 ql_dbg(ql_dbg_dpc
, base_vha
, 0x4023,
5174 "ISPFx00 Host Info resend scheduled\n");
5175 qlafx00_fx_disc(base_vha
,
5176 &base_vha
->hw
->mr
.fcport
,
5177 FXDISC_REG_HOST_INFO
);
5181 if (test_and_clear_bit(ISP_ABORT_NEEDED
,
5182 &base_vha
->dpc_flags
)) {
5184 ql_dbg(ql_dbg_dpc
, base_vha
, 0x4007,
5185 "ISP abort scheduled.\n");
5186 if (!(test_and_set_bit(ABORT_ISP_ACTIVE
,
5187 &base_vha
->dpc_flags
))) {
5189 if (ha
->isp_ops
->abort_isp(base_vha
)) {
5190 /* failed. retry later */
5191 set_bit(ISP_ABORT_NEEDED
,
5192 &base_vha
->dpc_flags
);
5194 clear_bit(ABORT_ISP_ACTIVE
,
5195 &base_vha
->dpc_flags
);
5198 ql_dbg(ql_dbg_dpc
, base_vha
, 0x4008,
5199 "ISP abort end.\n");
5202 if (test_and_clear_bit(FCPORT_UPDATE_NEEDED
,
5203 &base_vha
->dpc_flags
)) {
5204 qla2x00_update_fcports(base_vha
);
5207 if (test_bit(SCR_PENDING
, &base_vha
->dpc_flags
)) {
5209 ret
= qla2x00_send_change_request(base_vha
, 0x3, 0);
5210 if (ret
!= QLA_SUCCESS
)
5211 ql_log(ql_log_warn
, base_vha
, 0x121,
5212 "Failed to enable receiving of RSCN "
5213 "requests: 0x%x.\n", ret
);
5214 clear_bit(SCR_PENDING
, &base_vha
->dpc_flags
);
5218 goto loop_resync_check
;
5220 if (test_bit(ISP_QUIESCE_NEEDED
, &base_vha
->dpc_flags
)) {
5221 ql_dbg(ql_dbg_dpc
, base_vha
, 0x4009,
5222 "Quiescence mode scheduled.\n");
5223 if (IS_P3P_TYPE(ha
)) {
5225 qla82xx_device_state_handler(base_vha
);
5227 qla8044_device_state_handler(base_vha
);
5228 clear_bit(ISP_QUIESCE_NEEDED
,
5229 &base_vha
->dpc_flags
);
5230 if (!ha
->flags
.quiesce_owner
) {
5231 qla2x00_perform_loop_resync(base_vha
);
5232 if (IS_QLA82XX(ha
)) {
5233 qla82xx_idc_lock(ha
);
5234 qla82xx_clear_qsnt_ready(
5236 qla82xx_idc_unlock(ha
);
5237 } else if (IS_QLA8044(ha
)) {
5238 qla8044_idc_lock(ha
);
5239 qla8044_clear_qsnt_ready(
5241 qla8044_idc_unlock(ha
);
5245 clear_bit(ISP_QUIESCE_NEEDED
,
5246 &base_vha
->dpc_flags
);
5247 qla2x00_quiesce_io(base_vha
);
5249 ql_dbg(ql_dbg_dpc
, base_vha
, 0x400a,
5250 "Quiescence mode end.\n");
5253 if (test_and_clear_bit(RESET_MARKER_NEEDED
,
5254 &base_vha
->dpc_flags
) &&
5255 (!(test_and_set_bit(RESET_ACTIVE
, &base_vha
->dpc_flags
)))) {
5257 ql_dbg(ql_dbg_dpc
, base_vha
, 0x400b,
5258 "Reset marker scheduled.\n");
5259 qla2x00_rst_aen(base_vha
);
5260 clear_bit(RESET_ACTIVE
, &base_vha
->dpc_flags
);
5261 ql_dbg(ql_dbg_dpc
, base_vha
, 0x400c,
5262 "Reset marker end.\n");
5265 /* Retry each device up to login retry count */
5266 if ((test_and_clear_bit(RELOGIN_NEEDED
,
5267 &base_vha
->dpc_flags
)) &&
5268 !test_bit(LOOP_RESYNC_NEEDED
, &base_vha
->dpc_flags
) &&
5269 atomic_read(&base_vha
->loop_state
) != LOOP_DOWN
) {
5271 ql_dbg(ql_dbg_dpc
, base_vha
, 0x400d,
5272 "Relogin scheduled.\n");
5273 qla2x00_relogin(base_vha
);
5274 ql_dbg(ql_dbg_dpc
, base_vha
, 0x400e,
5278 if (test_and_clear_bit(LOOP_RESYNC_NEEDED
,
5279 &base_vha
->dpc_flags
)) {
5281 ql_dbg(ql_dbg_dpc
, base_vha
, 0x400f,
5282 "Loop resync scheduled.\n");
5284 if (!(test_and_set_bit(LOOP_RESYNC_ACTIVE
,
5285 &base_vha
->dpc_flags
))) {
5287 qla2x00_loop_resync(base_vha
);
5289 clear_bit(LOOP_RESYNC_ACTIVE
,
5290 &base_vha
->dpc_flags
);
5293 ql_dbg(ql_dbg_dpc
, base_vha
, 0x4010,
5294 "Loop resync end.\n");
5300 if (test_bit(NPIV_CONFIG_NEEDED
, &base_vha
->dpc_flags
) &&
5301 atomic_read(&base_vha
->loop_state
) == LOOP_READY
) {
5302 clear_bit(NPIV_CONFIG_NEEDED
, &base_vha
->dpc_flags
);
5303 qla2xxx_flash_npiv_conf(base_vha
);
5307 if (!ha
->interrupts_on
)
5308 ha
->isp_ops
->enable_intrs(ha
);
5310 if (test_and_clear_bit(BEACON_BLINK_NEEDED
,
5311 &base_vha
->dpc_flags
)) {
5312 if (ha
->beacon_blink_led
== 1)
5313 ha
->isp_ops
->beacon_blink(base_vha
);
5316 if (!IS_QLAFX00(ha
))
5317 qla2x00_do_dpc_all_vps(base_vha
);
5321 set_current_state(TASK_INTERRUPTIBLE
);
5322 } /* End of while(1) */
5323 __set_current_state(TASK_RUNNING
);
5325 ql_dbg(ql_dbg_dpc
, base_vha
, 0x4011,
5326 "DPC handler exiting.\n");
5329 * Make sure that nobody tries to wake us up again.
5333 /* Cleanup any residual CTX SRBs. */
5334 qla2x00_abort_all_cmds(base_vha
, DID_NO_CONNECT
<< 16);
5340 qla2xxx_wake_dpc(struct scsi_qla_host
*vha
)
5342 struct qla_hw_data
*ha
= vha
->hw
;
5343 struct task_struct
*t
= ha
->dpc_thread
;
5345 if (!test_bit(UNLOADING
, &vha
->dpc_flags
) && t
)
5351 * Processes asynchronous reset.
5354 * ha = adapter block pointer.
5357 qla2x00_rst_aen(scsi_qla_host_t
*vha
)
5359 if (vha
->flags
.online
&& !vha
->flags
.reset_active
&&
5360 !atomic_read(&vha
->loop_down_timer
) &&
5361 !(test_bit(ABORT_ISP_ACTIVE
, &vha
->dpc_flags
))) {
5363 clear_bit(RESET_MARKER_NEEDED
, &vha
->dpc_flags
);
5366 * Issue marker command only when we are going to start
5369 vha
->marker_needed
= 1;
5370 } while (!atomic_read(&vha
->loop_down_timer
) &&
5371 (test_bit(RESET_MARKER_NEEDED
, &vha
->dpc_flags
)));
5375 /**************************************************************************
5381 * Context: Interrupt
5382 ***************************************************************************/
5384 qla2x00_timer(scsi_qla_host_t
*vha
)
5386 unsigned long cpu_flags
= 0;
5391 struct qla_hw_data
*ha
= vha
->hw
;
5392 struct req_que
*req
;
5394 if (ha
->flags
.eeh_busy
) {
5395 ql_dbg(ql_dbg_timer
, vha
, 0x6000,
5396 "EEH = %d, restarting timer.\n",
5397 ha
->flags
.eeh_busy
);
5398 qla2x00_restart_timer(vha
, WATCH_INTERVAL
);
5403 * Hardware read to raise pending EEH errors during mailbox waits. If
5404 * the read returns -1 then disable the board.
5406 if (!pci_channel_offline(ha
->pdev
)) {
5407 pci_read_config_word(ha
->pdev
, PCI_VENDOR_ID
, &w
);
5408 qla2x00_check_reg16_for_disconnect(vha
, w
);
5411 /* Make sure qla82xx_watchdog is run only for physical port */
5412 if (!vha
->vp_idx
&& IS_P3P_TYPE(ha
)) {
5413 if (test_bit(ISP_QUIESCE_NEEDED
, &vha
->dpc_flags
))
5416 qla82xx_watchdog(vha
);
5417 else if (IS_QLA8044(ha
))
5418 qla8044_watchdog(vha
);
5421 if (!vha
->vp_idx
&& IS_QLAFX00(ha
))
5422 qlafx00_timer_routine(vha
);
5424 /* Loop down handler. */
5425 if (atomic_read(&vha
->loop_down_timer
) > 0 &&
5426 !(test_bit(ABORT_ISP_ACTIVE
, &vha
->dpc_flags
)) &&
5427 !(test_bit(FCOE_CTX_RESET_NEEDED
, &vha
->dpc_flags
))
5428 && vha
->flags
.online
) {
5430 if (atomic_read(&vha
->loop_down_timer
) ==
5431 vha
->loop_down_abort_time
) {
5433 ql_log(ql_log_info
, vha
, 0x6008,
5434 "Loop down - aborting the queues before time expires.\n");
5436 if (!IS_QLA2100(ha
) && vha
->link_down_timeout
)
5437 atomic_set(&vha
->loop_state
, LOOP_DEAD
);
5440 * Schedule an ISP abort to return any FCP2-device
5443 /* NPIV - scan physical port only */
5445 spin_lock_irqsave(&ha
->hardware_lock
,
5447 req
= ha
->req_q_map
[0];
5449 index
< req
->num_outstanding_cmds
;
5453 sp
= req
->outstanding_cmds
[index
];
5456 if (sp
->type
!= SRB_SCSI_CMD
)
5459 if (!(sfcp
->flags
& FCF_FCP2_DEVICE
))
5463 set_bit(FCOE_CTX_RESET_NEEDED
,
5466 set_bit(ISP_ABORT_NEEDED
,
5470 spin_unlock_irqrestore(&ha
->hardware_lock
,
5476 /* if the loop has been down for 4 minutes, reinit adapter */
5477 if (atomic_dec_and_test(&vha
->loop_down_timer
) != 0) {
5478 if (!(vha
->device_flags
& DFLG_NO_CABLE
)) {
5479 ql_log(ql_log_warn
, vha
, 0x6009,
5480 "Loop down - aborting ISP.\n");
5483 set_bit(FCOE_CTX_RESET_NEEDED
,
5486 set_bit(ISP_ABORT_NEEDED
,
5490 ql_dbg(ql_dbg_timer
, vha
, 0x600a,
5491 "Loop down - seconds remaining %d.\n",
5492 atomic_read(&vha
->loop_down_timer
));
5494 /* Check if beacon LED needs to be blinked for physical host only */
5495 if (!vha
->vp_idx
&& (ha
->beacon_blink_led
== 1)) {
5496 /* There is no beacon_blink function for ISP82xx */
5497 if (!IS_P3P_TYPE(ha
)) {
5498 set_bit(BEACON_BLINK_NEEDED
, &vha
->dpc_flags
);
5503 /* Process any deferred work. */
5504 if (!list_empty(&vha
->work_list
))
5507 /* Schedule the DPC routine if needed */
5508 if ((test_bit(ISP_ABORT_NEEDED
, &vha
->dpc_flags
) ||
5509 test_bit(LOOP_RESYNC_NEEDED
, &vha
->dpc_flags
) ||
5510 test_bit(FCPORT_UPDATE_NEEDED
, &vha
->dpc_flags
) ||
5512 test_bit(RESET_MARKER_NEEDED
, &vha
->dpc_flags
) ||
5513 test_bit(BEACON_BLINK_NEEDED
, &vha
->dpc_flags
) ||
5514 test_bit(ISP_UNRECOVERABLE
, &vha
->dpc_flags
) ||
5515 test_bit(FCOE_CTX_RESET_NEEDED
, &vha
->dpc_flags
) ||
5516 test_bit(VP_DPC_NEEDED
, &vha
->dpc_flags
) ||
5517 test_bit(RELOGIN_NEEDED
, &vha
->dpc_flags
))) {
5518 ql_dbg(ql_dbg_timer
, vha
, 0x600b,
5519 "isp_abort_needed=%d loop_resync_needed=%d "
5520 "fcport_update_needed=%d start_dpc=%d "
5521 "reset_marker_needed=%d",
5522 test_bit(ISP_ABORT_NEEDED
, &vha
->dpc_flags
),
5523 test_bit(LOOP_RESYNC_NEEDED
, &vha
->dpc_flags
),
5524 test_bit(FCPORT_UPDATE_NEEDED
, &vha
->dpc_flags
),
5526 test_bit(RESET_MARKER_NEEDED
, &vha
->dpc_flags
));
5527 ql_dbg(ql_dbg_timer
, vha
, 0x600c,
5528 "beacon_blink_needed=%d isp_unrecoverable=%d "
5529 "fcoe_ctx_reset_needed=%d vp_dpc_needed=%d "
5530 "relogin_needed=%d.\n",
5531 test_bit(BEACON_BLINK_NEEDED
, &vha
->dpc_flags
),
5532 test_bit(ISP_UNRECOVERABLE
, &vha
->dpc_flags
),
5533 test_bit(FCOE_CTX_RESET_NEEDED
, &vha
->dpc_flags
),
5534 test_bit(VP_DPC_NEEDED
, &vha
->dpc_flags
),
5535 test_bit(RELOGIN_NEEDED
, &vha
->dpc_flags
));
5536 qla2xxx_wake_dpc(vha
);
5539 qla2x00_restart_timer(vha
, WATCH_INTERVAL
);
5542 /* Firmware interface routines. */
5545 #define FW_ISP21XX 0
5546 #define FW_ISP22XX 1
5547 #define FW_ISP2300 2
5548 #define FW_ISP2322 3
5549 #define FW_ISP24XX 4
5550 #define FW_ISP25XX 5
5551 #define FW_ISP81XX 6
5552 #define FW_ISP82XX 7
5553 #define FW_ISP2031 8
5554 #define FW_ISP8031 9
5555 #define FW_ISP27XX 10
5557 #define FW_FILE_ISP21XX "ql2100_fw.bin"
5558 #define FW_FILE_ISP22XX "ql2200_fw.bin"
5559 #define FW_FILE_ISP2300 "ql2300_fw.bin"
5560 #define FW_FILE_ISP2322 "ql2322_fw.bin"
5561 #define FW_FILE_ISP24XX "ql2400_fw.bin"
5562 #define FW_FILE_ISP25XX "ql2500_fw.bin"
5563 #define FW_FILE_ISP81XX "ql8100_fw.bin"
5564 #define FW_FILE_ISP82XX "ql8200_fw.bin"
5565 #define FW_FILE_ISP2031 "ql2600_fw.bin"
5566 #define FW_FILE_ISP8031 "ql8300_fw.bin"
5567 #define FW_FILE_ISP27XX "ql2700_fw.bin"
5570 static DEFINE_MUTEX(qla_fw_lock
);
5572 static struct fw_blob qla_fw_blobs
[FW_BLOBS
] = {
5573 { .name
= FW_FILE_ISP21XX
, .segs
= { 0x1000, 0 }, },
5574 { .name
= FW_FILE_ISP22XX
, .segs
= { 0x1000, 0 }, },
5575 { .name
= FW_FILE_ISP2300
, .segs
= { 0x800, 0 }, },
5576 { .name
= FW_FILE_ISP2322
, .segs
= { 0x800, 0x1c000, 0x1e000, 0 }, },
5577 { .name
= FW_FILE_ISP24XX
, },
5578 { .name
= FW_FILE_ISP25XX
, },
5579 { .name
= FW_FILE_ISP81XX
, },
5580 { .name
= FW_FILE_ISP82XX
, },
5581 { .name
= FW_FILE_ISP2031
, },
5582 { .name
= FW_FILE_ISP8031
, },
5583 { .name
= FW_FILE_ISP27XX
, },
5587 qla2x00_request_firmware(scsi_qla_host_t
*vha
)
5589 struct qla_hw_data
*ha
= vha
->hw
;
5590 struct fw_blob
*blob
;
5592 if (IS_QLA2100(ha
)) {
5593 blob
= &qla_fw_blobs
[FW_ISP21XX
];
5594 } else if (IS_QLA2200(ha
)) {
5595 blob
= &qla_fw_blobs
[FW_ISP22XX
];
5596 } else if (IS_QLA2300(ha
) || IS_QLA2312(ha
) || IS_QLA6312(ha
)) {
5597 blob
= &qla_fw_blobs
[FW_ISP2300
];
5598 } else if (IS_QLA2322(ha
) || IS_QLA6322(ha
)) {
5599 blob
= &qla_fw_blobs
[FW_ISP2322
];
5600 } else if (IS_QLA24XX_TYPE(ha
)) {
5601 blob
= &qla_fw_blobs
[FW_ISP24XX
];
5602 } else if (IS_QLA25XX(ha
)) {
5603 blob
= &qla_fw_blobs
[FW_ISP25XX
];
5604 } else if (IS_QLA81XX(ha
)) {
5605 blob
= &qla_fw_blobs
[FW_ISP81XX
];
5606 } else if (IS_QLA82XX(ha
)) {
5607 blob
= &qla_fw_blobs
[FW_ISP82XX
];
5608 } else if (IS_QLA2031(ha
)) {
5609 blob
= &qla_fw_blobs
[FW_ISP2031
];
5610 } else if (IS_QLA8031(ha
)) {
5611 blob
= &qla_fw_blobs
[FW_ISP8031
];
5612 } else if (IS_QLA27XX(ha
)) {
5613 blob
= &qla_fw_blobs
[FW_ISP27XX
];
5618 mutex_lock(&qla_fw_lock
);
5622 if (request_firmware(&blob
->fw
, blob
->name
, &ha
->pdev
->dev
)) {
5623 ql_log(ql_log_warn
, vha
, 0x0063,
5624 "Failed to load firmware image (%s).\n", blob
->name
);
5631 mutex_unlock(&qla_fw_lock
);
5636 qla2x00_release_firmware(void)
5640 mutex_lock(&qla_fw_lock
);
5641 for (idx
= 0; idx
< FW_BLOBS
; idx
++)
5642 release_firmware(qla_fw_blobs
[idx
].fw
);
5643 mutex_unlock(&qla_fw_lock
);
5646 static pci_ers_result_t
5647 qla2xxx_pci_error_detected(struct pci_dev
*pdev
, pci_channel_state_t state
)
5649 scsi_qla_host_t
*vha
= pci_get_drvdata(pdev
);
5650 struct qla_hw_data
*ha
= vha
->hw
;
5652 ql_dbg(ql_dbg_aer
, vha
, 0x9000,
5653 "PCI error detected, state %x.\n", state
);
5656 case pci_channel_io_normal
:
5657 ha
->flags
.eeh_busy
= 0;
5658 return PCI_ERS_RESULT_CAN_RECOVER
;
5659 case pci_channel_io_frozen
:
5660 ha
->flags
.eeh_busy
= 1;
5661 /* For ISP82XX complete any pending mailbox cmd */
5662 if (IS_QLA82XX(ha
)) {
5663 ha
->flags
.isp82xx_fw_hung
= 1;
5664 ql_dbg(ql_dbg_aer
, vha
, 0x9001, "Pci channel io frozen\n");
5665 qla82xx_clear_pending_mbx(vha
);
5667 qla2x00_free_irqs(vha
);
5668 pci_disable_device(pdev
);
5669 /* Return back all IOs */
5670 qla2x00_abort_all_cmds(vha
, DID_RESET
<< 16);
5671 return PCI_ERS_RESULT_NEED_RESET
;
5672 case pci_channel_io_perm_failure
:
5673 ha
->flags
.pci_channel_io_perm_failure
= 1;
5674 qla2x00_abort_all_cmds(vha
, DID_NO_CONNECT
<< 16);
5675 return PCI_ERS_RESULT_DISCONNECT
;
5677 return PCI_ERS_RESULT_NEED_RESET
;
5680 static pci_ers_result_t
5681 qla2xxx_pci_mmio_enabled(struct pci_dev
*pdev
)
5683 int risc_paused
= 0;
5685 unsigned long flags
;
5686 scsi_qla_host_t
*base_vha
= pci_get_drvdata(pdev
);
5687 struct qla_hw_data
*ha
= base_vha
->hw
;
5688 struct device_reg_2xxx __iomem
*reg
= &ha
->iobase
->isp
;
5689 struct device_reg_24xx __iomem
*reg24
= &ha
->iobase
->isp24
;
5692 return PCI_ERS_RESULT_RECOVERED
;
5694 spin_lock_irqsave(&ha
->hardware_lock
, flags
);
5695 if (IS_QLA2100(ha
) || IS_QLA2200(ha
)){
5696 stat
= RD_REG_DWORD(®
->hccr
);
5697 if (stat
& HCCR_RISC_PAUSE
)
5699 } else if (IS_QLA23XX(ha
)) {
5700 stat
= RD_REG_DWORD(®
->u
.isp2300
.host_status
);
5701 if (stat
& HSR_RISC_PAUSED
)
5703 } else if (IS_FWI2_CAPABLE(ha
)) {
5704 stat
= RD_REG_DWORD(®24
->host_status
);
5705 if (stat
& HSRX_RISC_PAUSED
)
5708 spin_unlock_irqrestore(&ha
->hardware_lock
, flags
);
5711 ql_log(ql_log_info
, base_vha
, 0x9003,
5712 "RISC paused -- mmio_enabled, Dumping firmware.\n");
5713 ha
->isp_ops
->fw_dump(base_vha
, 0);
5715 return PCI_ERS_RESULT_NEED_RESET
;
5717 return PCI_ERS_RESULT_RECOVERED
;
5721 qla82xx_error_recovery(scsi_qla_host_t
*base_vha
)
5723 uint32_t rval
= QLA_FUNCTION_FAILED
;
5724 uint32_t drv_active
= 0;
5725 struct qla_hw_data
*ha
= base_vha
->hw
;
5727 struct pci_dev
*other_pdev
= NULL
;
5729 ql_dbg(ql_dbg_aer
, base_vha
, 0x9006,
5730 "Entered %s.\n", __func__
);
5732 set_bit(ABORT_ISP_ACTIVE
, &base_vha
->dpc_flags
);
5734 if (base_vha
->flags
.online
) {
5735 /* Abort all outstanding commands,
5736 * so as to be requeued later */
5737 qla2x00_abort_isp_cleanup(base_vha
);
5741 fn
= PCI_FUNC(ha
->pdev
->devfn
);
5744 ql_dbg(ql_dbg_aer
, base_vha
, 0x9007,
5745 "Finding pci device at function = 0x%x.\n", fn
);
5747 pci_get_domain_bus_and_slot(pci_domain_nr(ha
->pdev
->bus
),
5748 ha
->pdev
->bus
->number
, PCI_DEVFN(PCI_SLOT(ha
->pdev
->devfn
),
5753 if (atomic_read(&other_pdev
->enable_cnt
)) {
5754 ql_dbg(ql_dbg_aer
, base_vha
, 0x9008,
5755 "Found PCI func available and enable at 0x%x.\n",
5757 pci_dev_put(other_pdev
);
5760 pci_dev_put(other_pdev
);
5765 ql_dbg(ql_dbg_aer
, base_vha
, 0x9009,
5766 "This devfn is reset owner = 0x%x.\n",
5768 qla82xx_idc_lock(ha
);
5770 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
,
5771 QLA8XXX_DEV_INITIALIZING
);
5773 qla82xx_wr_32(ha
, QLA82XX_CRB_DRV_IDC_VERSION
,
5774 QLA82XX_IDC_VERSION
);
5776 drv_active
= qla82xx_rd_32(ha
, QLA82XX_CRB_DRV_ACTIVE
);
5777 ql_dbg(ql_dbg_aer
, base_vha
, 0x900a,
5778 "drv_active = 0x%x.\n", drv_active
);
5780 qla82xx_idc_unlock(ha
);
5781 /* Reset if device is not already reset
5782 * drv_active would be 0 if a reset has already been done
5785 rval
= qla82xx_start_firmware(base_vha
);
5788 qla82xx_idc_lock(ha
);
5790 if (rval
!= QLA_SUCCESS
) {
5791 ql_log(ql_log_info
, base_vha
, 0x900b,
5792 "HW State: FAILED.\n");
5793 qla82xx_clear_drv_active(ha
);
5794 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
,
5795 QLA8XXX_DEV_FAILED
);
5797 ql_log(ql_log_info
, base_vha
, 0x900c,
5798 "HW State: READY.\n");
5799 qla82xx_wr_32(ha
, QLA82XX_CRB_DEV_STATE
,
5801 qla82xx_idc_unlock(ha
);
5802 ha
->flags
.isp82xx_fw_hung
= 0;
5803 rval
= qla82xx_restart_isp(base_vha
);
5804 qla82xx_idc_lock(ha
);
5805 /* Clear driver state register */
5806 qla82xx_wr_32(ha
, QLA82XX_CRB_DRV_STATE
, 0);
5807 qla82xx_set_drv_active(base_vha
);
5809 qla82xx_idc_unlock(ha
);
5811 ql_dbg(ql_dbg_aer
, base_vha
, 0x900d,
5812 "This devfn is not reset owner = 0x%x.\n",
5814 if ((qla82xx_rd_32(ha
, QLA82XX_CRB_DEV_STATE
) ==
5815 QLA8XXX_DEV_READY
)) {
5816 ha
->flags
.isp82xx_fw_hung
= 0;
5817 rval
= qla82xx_restart_isp(base_vha
);
5818 qla82xx_idc_lock(ha
);
5819 qla82xx_set_drv_active(base_vha
);
5820 qla82xx_idc_unlock(ha
);
5823 clear_bit(ABORT_ISP_ACTIVE
, &base_vha
->dpc_flags
);
5828 static pci_ers_result_t
5829 qla2xxx_pci_slot_reset(struct pci_dev
*pdev
)
5831 pci_ers_result_t ret
= PCI_ERS_RESULT_DISCONNECT
;
5832 scsi_qla_host_t
*base_vha
= pci_get_drvdata(pdev
);
5833 struct qla_hw_data
*ha
= base_vha
->hw
;
5834 struct rsp_que
*rsp
;
5835 int rc
, retries
= 10;
5837 ql_dbg(ql_dbg_aer
, base_vha
, 0x9004,
5840 /* Workaround: qla2xxx driver which access hardware earlier
5841 * needs error state to be pci_channel_io_online.
5842 * Otherwise mailbox command timesout.
5844 pdev
->error_state
= pci_channel_io_normal
;
5846 pci_restore_state(pdev
);
5848 /* pci_restore_state() clears the saved_state flag of the device
5849 * save restored state which resets saved_state flag
5851 pci_save_state(pdev
);
5854 rc
= pci_enable_device_mem(pdev
);
5856 rc
= pci_enable_device(pdev
);
5859 ql_log(ql_log_warn
, base_vha
, 0x9005,
5860 "Can't re-enable PCI device after reset.\n");
5861 goto exit_slot_reset
;
5864 rsp
= ha
->rsp_q_map
[0];
5865 if (qla2x00_request_irqs(ha
, rsp
))
5866 goto exit_slot_reset
;
5868 if (ha
->isp_ops
->pci_config(base_vha
))
5869 goto exit_slot_reset
;
5871 if (IS_QLA82XX(ha
)) {
5872 if (qla82xx_error_recovery(base_vha
) == QLA_SUCCESS
) {
5873 ret
= PCI_ERS_RESULT_RECOVERED
;
5874 goto exit_slot_reset
;
5876 goto exit_slot_reset
;
5879 while (ha
->flags
.mbox_busy
&& retries
--)
5882 set_bit(ABORT_ISP_ACTIVE
, &base_vha
->dpc_flags
);
5883 if (ha
->isp_ops
->abort_isp(base_vha
) == QLA_SUCCESS
)
5884 ret
= PCI_ERS_RESULT_RECOVERED
;
5885 clear_bit(ABORT_ISP_ACTIVE
, &base_vha
->dpc_flags
);
5889 ql_dbg(ql_dbg_aer
, base_vha
, 0x900e,
5890 "slot_reset return %x.\n", ret
);
5896 qla2xxx_pci_resume(struct pci_dev
*pdev
)
5898 scsi_qla_host_t
*base_vha
= pci_get_drvdata(pdev
);
5899 struct qla_hw_data
*ha
= base_vha
->hw
;
5902 ql_dbg(ql_dbg_aer
, base_vha
, 0x900f,
5905 ret
= qla2x00_wait_for_hba_online(base_vha
);
5906 if (ret
!= QLA_SUCCESS
) {
5907 ql_log(ql_log_fatal
, base_vha
, 0x9002,
5908 "The device failed to resume I/O from slot/link_reset.\n");
5911 pci_cleanup_aer_uncorrect_error_status(pdev
);
5913 ha
->flags
.eeh_busy
= 0;
5917 qla83xx_disable_laser(scsi_qla_host_t
*vha
)
5919 uint32_t reg
, data
, fn
;
5920 struct qla_hw_data
*ha
= vha
->hw
;
5921 struct device_reg_24xx __iomem
*isp_reg
= &ha
->iobase
->isp24
;
5923 /* pci func #/port # */
5924 ql_dbg(ql_dbg_init
, vha
, 0x004b,
5925 "Disabling Laser for hba: %p\n", vha
);
5927 fn
= (RD_REG_DWORD(&isp_reg
->ctrl_status
) &
5928 (BIT_15
|BIT_14
|BIT_13
|BIT_12
));
5937 data
= LASER_OFF_2031
;
5939 qla83xx_wr_reg(vha
, reg
, data
);
5942 static const struct pci_error_handlers qla2xxx_err_handler
= {
5943 .error_detected
= qla2xxx_pci_error_detected
,
5944 .mmio_enabled
= qla2xxx_pci_mmio_enabled
,
5945 .slot_reset
= qla2xxx_pci_slot_reset
,
5946 .resume
= qla2xxx_pci_resume
,
5949 static struct pci_device_id qla2xxx_pci_tbl
[] = {
5950 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP2100
) },
5951 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP2200
) },
5952 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP2300
) },
5953 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP2312
) },
5954 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP2322
) },
5955 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP6312
) },
5956 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP6322
) },
5957 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP2422
) },
5958 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP2432
) },
5959 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP8432
) },
5960 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP5422
) },
5961 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP5432
) },
5962 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP2532
) },
5963 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP2031
) },
5964 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP8001
) },
5965 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP8021
) },
5966 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP8031
) },
5967 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISPF001
) },
5968 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP8044
) },
5969 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP2071
) },
5970 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP2271
) },
5971 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_ISP2261
) },
5974 MODULE_DEVICE_TABLE(pci
, qla2xxx_pci_tbl
);
5976 static struct pci_driver qla2xxx_pci_driver
= {
5977 .name
= QLA2XXX_DRIVER_NAME
,
5979 .owner
= THIS_MODULE
,
5981 .id_table
= qla2xxx_pci_tbl
,
5982 .probe
= qla2x00_probe_one
,
5983 .remove
= qla2x00_remove_one
,
5984 .shutdown
= qla2x00_shutdown
,
5985 .err_handler
= &qla2xxx_err_handler
,
5988 static const struct file_operations apidev_fops
= {
5989 .owner
= THIS_MODULE
,
5990 .llseek
= noop_llseek
,
5994 * qla2x00_module_init - Module initialization.
5997 qla2x00_module_init(void)
6001 /* Allocate cache for SRBs. */
6002 srb_cachep
= kmem_cache_create("qla2xxx_srbs", sizeof(srb_t
), 0,
6003 SLAB_HWCACHE_ALIGN
, NULL
);
6004 if (srb_cachep
== NULL
) {
6005 ql_log(ql_log_fatal
, NULL
, 0x0001,
6006 "Unable to allocate SRB cache...Failing load!.\n");
6010 /* Initialize target kmem_cache and mem_pools */
6013 kmem_cache_destroy(srb_cachep
);
6015 } else if (ret
> 0) {
6017 * If initiator mode is explictly disabled by qlt_init(),
6018 * prevent scsi_transport_fc.c:fc_scsi_scan_rport() from
6019 * performing scsi_scan_target() during LOOP UP event.
6021 qla2xxx_transport_functions
.disable_target_scan
= 1;
6022 qla2xxx_transport_vport_functions
.disable_target_scan
= 1;
6025 /* Derive version string. */
6026 strcpy(qla2x00_version_str
, QLA2XXX_VERSION
);
6027 if (ql2xextended_error_logging
)
6028 strcat(qla2x00_version_str
, "-debug");
6030 qla2xxx_transport_template
=
6031 fc_attach_transport(&qla2xxx_transport_functions
);
6032 if (!qla2xxx_transport_template
) {
6033 kmem_cache_destroy(srb_cachep
);
6034 ql_log(ql_log_fatal
, NULL
, 0x0002,
6035 "fc_attach_transport failed...Failing load!.\n");
6040 apidev_major
= register_chrdev(0, QLA2XXX_APIDEV
, &apidev_fops
);
6041 if (apidev_major
< 0) {
6042 ql_log(ql_log_fatal
, NULL
, 0x0003,
6043 "Unable to register char device %s.\n", QLA2XXX_APIDEV
);
6046 qla2xxx_transport_vport_template
=
6047 fc_attach_transport(&qla2xxx_transport_vport_functions
);
6048 if (!qla2xxx_transport_vport_template
) {
6049 kmem_cache_destroy(srb_cachep
);
6051 fc_release_transport(qla2xxx_transport_template
);
6052 ql_log(ql_log_fatal
, NULL
, 0x0004,
6053 "fc_attach_transport vport failed...Failing load!.\n");
6056 ql_log(ql_log_info
, NULL
, 0x0005,
6057 "QLogic Fibre Channel HBA Driver: %s.\n",
6058 qla2x00_version_str
);
6059 ret
= pci_register_driver(&qla2xxx_pci_driver
);
6061 kmem_cache_destroy(srb_cachep
);
6063 fc_release_transport(qla2xxx_transport_template
);
6064 fc_release_transport(qla2xxx_transport_vport_template
);
6065 ql_log(ql_log_fatal
, NULL
, 0x0006,
6066 "pci_register_driver failed...ret=%d Failing load!.\n",
6073 * qla2x00_module_exit - Module cleanup.
6076 qla2x00_module_exit(void)
6078 unregister_chrdev(apidev_major
, QLA2XXX_APIDEV
);
6079 pci_unregister_driver(&qla2xxx_pci_driver
);
6080 qla2x00_release_firmware();
6081 kmem_cache_destroy(srb_cachep
);
6084 kmem_cache_destroy(ctx_cachep
);
6085 fc_release_transport(qla2xxx_transport_template
);
6086 fc_release_transport(qla2xxx_transport_vport_template
);
6089 module_init(qla2x00_module_init
);
6090 module_exit(qla2x00_module_exit
);
6092 MODULE_AUTHOR("QLogic Corporation");
6093 MODULE_DESCRIPTION("QLogic Fibre Channel HBA Driver");
6094 MODULE_LICENSE("GPL");
6095 MODULE_VERSION(QLA2XXX_VERSION
);
6096 MODULE_FIRMWARE(FW_FILE_ISP21XX
);
6097 MODULE_FIRMWARE(FW_FILE_ISP22XX
);
6098 MODULE_FIRMWARE(FW_FILE_ISP2300
);
6099 MODULE_FIRMWARE(FW_FILE_ISP2322
);
6100 MODULE_FIRMWARE(FW_FILE_ISP24XX
);
6101 MODULE_FIRMWARE(FW_FILE_ISP25XX
);