ping: implement proper locking
[linux/fpc-iii.git] / arch / blackfin / mach-bf561 / include / mach / pll.h
blob00bdacee9cc2ec96607a1a4a15d0ddd29196391b
1 /*
2 * Copyright 2005-2010 Analog Devices Inc.
4 * Licensed under the GPL-2 or later.
5 */
7 #ifndef _MACH_PLL_H
8 #define _MACH_PLL_H
10 #ifndef __ASSEMBLY__
12 #ifdef CONFIG_SMP
14 #include <asm/blackfin.h>
15 #include <asm/irqflags.h>
16 #include <mach/irq.h>
18 #define SUPPLE_0_WAKEUP ((IRQ_SUPPLE_0 - (IRQ_CORETMR + 1)) % 32)
19 #define SUPPLE_1_WAKEUP ((IRQ_SUPPLE_1 - (IRQ_CORETMR + 1)) % 32)
21 static inline void
22 bfin_iwr_restore(unsigned long iwr0, unsigned long iwr1, unsigned long iwr2)
24 unsigned long SICA_SICB_OFF = ((bfin_read_DSPID() & 0xff) ? 0x1000 : 0);
26 bfin_write32(SIC_IWR0 + SICA_SICB_OFF, iwr0);
27 bfin_write32(SIC_IWR1 + SICA_SICB_OFF, iwr1);
29 #define bfin_iwr_restore bfin_iwr_restore
31 static inline void
32 bfin_iwr_save(unsigned long niwr0, unsigned long niwr1, unsigned long niwr2,
33 unsigned long *iwr0, unsigned long *iwr1, unsigned long *iwr2)
35 unsigned long SICA_SICB_OFF = ((bfin_read_DSPID() & 0xff) ? 0x1000 : 0);
37 *iwr0 = bfin_read32(SIC_IWR0 + SICA_SICB_OFF);
38 *iwr1 = bfin_read32(SIC_IWR1 + SICA_SICB_OFF);
39 bfin_iwr_restore(niwr0, niwr1, niwr2);
41 #define bfin_iwr_save bfin_iwr_save
43 static inline void
44 bfin_iwr_set_sup0(unsigned long *iwr0, unsigned long *iwr1, unsigned long *iwr2)
46 bfin_iwr_save(0, IWR_ENABLE(SUPPLE_0_WAKEUP) |
47 IWR_ENABLE(SUPPLE_1_WAKEUP), 0, iwr0, iwr1, iwr2);
50 #endif
52 #endif
54 #include <mach-common/pll.h>
56 #endif