7 config RWSEM_GENERIC_SPINLOCK
10 config RWSEM_XCHGADD_ALGORITHM
16 select HAVE_ARCH_TRACEHOOK
17 select HAVE_DYNAMIC_FTRACE
18 select HAVE_FTRACE_MCOUNT_RECORD
19 select HAVE_FUNCTION_GRAPH_TRACER
20 select HAVE_FUNCTION_TRACER
22 select HAVE_KERNEL_GZIP if RAMKERNEL
23 select HAVE_KERNEL_BZIP2 if RAMKERNEL
24 select HAVE_KERNEL_LZMA if RAMKERNEL
25 select HAVE_KERNEL_LZO if RAMKERNEL
27 select HAVE_PERF_EVENTS
28 select ARCH_HAVE_CUSTOM_GPIO_H
29 select ARCH_REQUIRE_GPIOLIB
31 select HAVE_UNDERSCORE_SYMBOL_PREFIX
33 select ARCH_WANT_IPC_PARSE_VERSION
34 select GENERIC_ATOMIC64
35 select GENERIC_IRQ_PROBE
36 select GENERIC_IRQ_SHOW
37 select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
38 select GENERIC_SMP_IDLE_THREAD
39 select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
40 select HAVE_MOD_ARCH_SPECIFIC
41 select MODULES_USE_ELF_RELA
42 select HAVE_DEBUG_STACKOVERFLOW
54 config FORCE_MAX_ZONEORDER
58 config GENERIC_CALIBRATE_DELAY
61 config LOCKDEP_SUPPORT
64 config STACKTRACE_SUPPORT
67 config TRACE_IRQFLAGS_SUPPORT
72 source "kernel/Kconfig.preempt"
74 source "kernel/Kconfig.freezer"
76 menu "Blackfin Processor Options"
78 comment "Processor and Board Settings"
87 BF512 Processor Support.
92 BF514 Processor Support.
97 BF516 Processor Support.
102 BF518 Processor Support.
107 BF522 Processor Support.
112 BF523 Processor Support.
117 BF524 Processor Support.
122 BF525 Processor Support.
127 BF526 Processor Support.
132 BF527 Processor Support.
137 BF531 Processor Support.
142 BF532 Processor Support.
147 BF533 Processor Support.
152 BF534 Processor Support.
157 BF536 Processor Support.
162 BF537 Processor Support.
167 BF538 Processor Support.
172 BF539 Processor Support.
177 BF542 Processor Support.
182 BF542 Processor Support.
187 BF544 Processor Support.
192 BF544 Processor Support.
197 BF547 Processor Support.
202 BF547 Processor Support.
207 BF548 Processor Support.
212 BF548 Processor Support.
217 BF549 Processor Support.
222 BF549 Processor Support.
227 BF561 Processor Support.
233 BF609 Processor Support.
239 select TICKSOURCE_CORETMR
240 bool "Symmetric multi-processing support"
242 This enables support for systems with more than one CPU,
243 like the dual core BF561. If you have a system with only one
244 CPU, say N. If you have a system with more than one CPU, say Y.
246 If you don't know what to do here, say N.
254 bool "Support for hot-pluggable CPUs"
260 default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
261 default 2 if (BF537 || BF536 || BF534)
262 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
263 default 4 if (BF538 || BF539)
267 default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
268 default 3 if (BF537 || BF536 || BF534 || BF54xM)
269 default 5 if (BF561 || BF538 || BF539)
270 default 6 if (BF533 || BF532 || BF531)
274 default BF_REV_0_0 if (BF51x || BF52x || BF60x)
275 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
276 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
280 depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
284 depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
288 depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
292 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
296 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539 || BF54x)
300 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
304 depends on (BF533 || BF532 || BF531)
316 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
321 depends on (BF51x || BF52x || BF53x || BF538 || BF539 || BF561)
325 depends on BF54x || BF60x
327 config MEM_MT48LC64M4A2FB_7E
329 depends on (BFIN533_STAMP)
332 config MEM_MT48LC16M16A2TG_75
334 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
335 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
336 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
337 || BFIN527_BLUETECHNIX_CM)
340 config MEM_MT48LC32M8A2_75
342 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
345 config MEM_MT48LC8M32B2B5_7
347 depends on (BFIN561_BLUETECHNIX_CM)
350 config MEM_MT48LC32M16A2TG_75
352 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
355 config MEM_MT48H32M16LFCJ_75
357 depends on (BFIN526_EZBRD)
360 config MEM_MT47H64M16
362 depends on (BFIN609_EZKIT)
365 source "arch/blackfin/mach-bf518/Kconfig"
366 source "arch/blackfin/mach-bf527/Kconfig"
367 source "arch/blackfin/mach-bf533/Kconfig"
368 source "arch/blackfin/mach-bf561/Kconfig"
369 source "arch/blackfin/mach-bf537/Kconfig"
370 source "arch/blackfin/mach-bf538/Kconfig"
371 source "arch/blackfin/mach-bf548/Kconfig"
372 source "arch/blackfin/mach-bf609/Kconfig"
374 menu "Board customizations"
377 bool "Default bootloader kernel arguments"
380 string "Initial kernel command string"
381 depends on CMDLINE_BOOL
382 default "console=ttyBF0,57600"
384 If you don't have a boot loader capable of passing a command line string
385 to the kernel, you may specify one here. As a minimum, you should specify
386 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
389 hex "Kernel load address for booting"
391 range 0x1000 0x20000000
393 This option allows you to set the load address of the kernel.
394 This can be useful if you are on a board which has a small amount
395 of memory or you wish to reserve some memory at the beginning of
398 Note that you need to keep this value above 4k (0x1000) as this
399 memory region is used to capture NULL pointer references as well
400 as some core kernel functions.
402 config PHY_RAM_BASE_ADDRESS
403 hex "Physical RAM Base"
406 set BF609 FPGA physical SRAM base address
409 hex "Kernel ROM Base"
412 range 0x20000000 0x20400000 if !(BF54x || BF561 || BF60x)
413 range 0x20000000 0x30000000 if (BF54x || BF561)
414 range 0xB0000000 0xC0000000 if (BF60x)
416 Make sure your ROM base does not include any file-header
417 information that is prepended to the kernel.
419 For example, the bootable U-Boot format (created with
420 mkimage) has a 64 byte header (0x40). So while the image
421 you write to flash might start at say 0x20080000, you have
422 to add 0x40 to get the kernel's ROM base as it will come
425 comment "Clock/PLL Setup"
428 int "Frequency of the crystal on the board in Hz"
429 default "10000000" if BFIN532_IP0X
430 default "11059200" if BFIN533_STAMP
431 default "24576000" if PNAV10
432 default "25000000" # most people use this
433 default "27000000" if BFIN533_EZKIT
434 default "30000000" if BFIN561_EZKIT
435 default "24000000" if BFIN527_AD7160EVAL
437 The frequency of CLKIN crystal oscillator on the board in Hz.
438 Warning: This value should match the crystal on the board. Otherwise,
439 peripherals won't work properly.
441 config BFIN_KERNEL_CLOCK
442 bool "Re-program Clocks while Kernel boots?"
445 This option decides if kernel clocks are re-programed from the
446 bootloader settings. If the clocks are not set, the SDRAM settings
447 are also not changed, and the Bootloader does 100% of the hardware
452 depends on BFIN_KERNEL_CLOCK && (!BF60x)
457 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
460 If this is set the clock will be divided by 2, before it goes to the PLL.
464 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
466 default "22" if BFIN533_EZKIT
467 default "45" if BFIN533_STAMP
468 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
469 default "22" if BFIN533_BLUETECHNIX_CM
470 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
471 default "20" if (BFIN561_EZKIT || BF609)
472 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
473 default "25" if BFIN527_AD7160EVAL
475 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
476 PLL Frequency = (Crystal Frequency) * (this setting)
479 prompt "Core Clock Divider"
480 depends on BFIN_KERNEL_CLOCK
483 This sets the frequency of the core. It can be 1, 2, 4 or 8
484 Core Frequency = (PLL frequency) / (this setting)
500 int "System Clock Divider"
501 depends on BFIN_KERNEL_CLOCK
505 This sets the frequency of the system clock (including SDRAM or DDR) on
506 !BF60x else it set the clock for system buses and provides the
507 source from which SCLK0 and SCLK1 are derived.
508 This can be between 1 and 15
509 System Clock = (PLL frequency) / (this setting)
512 int "System Clock0 Divider"
513 depends on BFIN_KERNEL_CLOCK && BF60x
517 This sets the frequency of the system clock0 for PVP and all other
518 peripherals not clocked by SCLK1.
519 This can be between 1 and 15
520 System Clock0 = (System Clock) / (this setting)
523 int "System Clock1 Divider"
524 depends on BFIN_KERNEL_CLOCK && BF60x
528 This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
529 This can be between 1 and 15
530 System Clock1 = (System Clock) / (this setting)
533 int "DDR Clock Divider"
534 depends on BFIN_KERNEL_CLOCK && BF60x
538 This sets the frequency of the DDR memory.
539 This can be between 1 and 15
540 DDR Clock = (PLL frequency) / (this setting)
543 prompt "DDR SDRAM Chip Type"
544 depends on BFIN_KERNEL_CLOCK
546 default MEM_MT46V32M16_5B
548 config MEM_MT46V32M16_6T
551 config MEM_MT46V32M16_5B
556 prompt "DDR/SDRAM Timing"
557 depends on BFIN_KERNEL_CLOCK && !BF60x
558 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
560 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
561 The calculated SDRAM timing parameters may not be 100%
562 accurate - This option is therefore marked experimental.
564 config BFIN_KERNEL_CLOCK_MEMINIT_CALC
565 bool "Calculate Timings"
567 config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
568 bool "Provide accurate Timings based on target SCLK"
570 Please consult the Blackfin Hardware Reference Manuals as well
571 as the memory device datasheet.
572 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
575 menu "Memory Init Control"
576 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
593 config MEM_EBIU_DDRQUE
610 # Max & Min Speeds for various Chips
614 default 400000000 if BF512
615 default 400000000 if BF514
616 default 400000000 if BF516
617 default 400000000 if BF518
618 default 400000000 if BF522
619 default 600000000 if BF523
620 default 400000000 if BF524
621 default 600000000 if BF525
622 default 400000000 if BF526
623 default 600000000 if BF527
624 default 400000000 if BF531
625 default 400000000 if BF532
626 default 750000000 if BF533
627 default 500000000 if BF534
628 default 400000000 if BF536
629 default 600000000 if BF537
630 default 533333333 if BF538
631 default 533333333 if BF539
632 default 600000000 if BF542
633 default 533333333 if BF544
634 default 600000000 if BF547
635 default 600000000 if BF548
636 default 533333333 if BF549
637 default 600000000 if BF561
638 default 800000000 if BF609
646 default 200000000 if BF609
653 comment "Kernel Timer/Scheduler"
655 source kernel/Kconfig.hz
657 config SET_GENERIC_CLOCKEVENTS
658 bool "Generic clock events"
660 select GENERIC_CLOCKEVENTS
662 menu "Clock event device"
663 depends on GENERIC_CLOCKEVENTS
664 config TICKSOURCE_GPTMR0
669 config TICKSOURCE_CORETMR
675 depends on GENERIC_CLOCKEVENTS
676 config CYCLES_CLOCKSOURCE
679 depends on !BFIN_SCRATCH_REG_CYCLES
682 If you say Y here, you will enable support for using the 'cycles'
683 registers as a clock source. Doing so means you will be unable to
684 safely write to the 'cycles' register during runtime. You will
685 still be able to read it (such as for performance monitoring), but
686 writing the registers will most likely crash the kernel.
688 config GPTMR0_CLOCKSOURCE
691 depends on !TICKSOURCE_GPTMR0
697 prompt "Blackfin Exception Scratch Register"
698 default BFIN_SCRATCH_REG_RETN
700 Select the resource to reserve for the Exception handler:
701 - RETN: Non-Maskable Interrupt (NMI)
702 - RETE: Exception Return (JTAG/ICE)
703 - CYCLES: Performance counter
705 If you are unsure, please select "RETN".
707 config BFIN_SCRATCH_REG_RETN
710 Use the RETN register in the Blackfin exception handler
711 as a stack scratch register. This means you cannot
712 safely use NMI on the Blackfin while running Linux, but
713 you can debug the system with a JTAG ICE and use the
714 CYCLES performance registers.
716 If you are unsure, please select "RETN".
718 config BFIN_SCRATCH_REG_RETE
721 Use the RETE register in the Blackfin exception handler
722 as a stack scratch register. This means you cannot
723 safely use a JTAG ICE while debugging a Blackfin board,
724 but you can safely use the CYCLES performance registers
727 If you are unsure, please select "RETN".
729 config BFIN_SCRATCH_REG_CYCLES
732 Use the CYCLES register in the Blackfin exception handler
733 as a stack scratch register. This means you cannot
734 safely use the CYCLES performance registers on a Blackfin
735 board at anytime, but you can debug the system with a JTAG
738 If you are unsure, please select "RETN".
745 menu "Blackfin Kernel Optimizations"
747 comment "Memory Optimizations"
750 bool "Locate interrupt entry code in L1 Memory"
754 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
755 into L1 instruction memory. (less latency)
757 config EXCPT_IRQ_SYSC_L1
758 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
762 If enabled, the entire ASM lowlevel exception and interrupt entry code
763 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
767 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
771 If enabled, the frequently called do_irq dispatcher function is linked
772 into L1 instruction memory. (less latency)
774 config CORE_TIMER_IRQ_L1
775 bool "Locate frequently called timer_interrupt() function in L1 Memory"
779 If enabled, the frequently called timer_interrupt() function is linked
780 into L1 instruction memory. (less latency)
783 bool "Locate frequently idle function in L1 Memory"
787 If enabled, the frequently called idle function is linked
788 into L1 instruction memory. (less latency)
791 bool "Locate kernel schedule function in L1 Memory"
795 If enabled, the frequently called kernel schedule is linked
796 into L1 instruction memory. (less latency)
798 config ARITHMETIC_OPS_L1
799 bool "Locate kernel owned arithmetic functions in L1 Memory"
803 If enabled, arithmetic functions are linked
804 into L1 instruction memory. (less latency)
807 bool "Locate access_ok function in L1 Memory"
811 If enabled, the access_ok function is linked
812 into L1 instruction memory. (less latency)
815 bool "Locate memset function in L1 Memory"
819 If enabled, the memset function is linked
820 into L1 instruction memory. (less latency)
823 bool "Locate memcpy function in L1 Memory"
827 If enabled, the memcpy function is linked
828 into L1 instruction memory. (less latency)
831 bool "locate strcmp function in L1 Memory"
835 If enabled, the strcmp function is linked
836 into L1 instruction memory (less latency).
839 bool "locate strncmp function in L1 Memory"
843 If enabled, the strncmp function is linked
844 into L1 instruction memory (less latency).
847 bool "locate strcpy function in L1 Memory"
851 If enabled, the strcpy function is linked
852 into L1 instruction memory (less latency).
855 bool "locate strncpy function in L1 Memory"
859 If enabled, the strncpy function is linked
860 into L1 instruction memory (less latency).
862 config SYS_BFIN_SPINLOCK_L1
863 bool "Locate sys_bfin_spinlock function in L1 Memory"
867 If enabled, sys_bfin_spinlock function is linked
868 into L1 instruction memory. (less latency)
870 config CACHELINE_ALIGNED_L1
871 bool "Locate cacheline_aligned data to L1 Data Memory"
874 depends on !SMP && !BF531 && !CRC32
876 If enabled, cacheline_aligned data is linked
877 into L1 data memory. (less latency)
879 config SYSCALL_TAB_L1
880 bool "Locate Syscall Table L1 Data Memory"
882 depends on !SMP && !BF531
884 If enabled, the Syscall LUT is linked
885 into L1 data memory. (less latency)
887 config CPLB_SWITCH_TAB_L1
888 bool "Locate CPLB Switch Tables L1 Data Memory"
890 depends on !SMP && !BF531
892 If enabled, the CPLB Switch Tables are linked
893 into L1 data memory. (less latency)
895 config ICACHE_FLUSH_L1
896 bool "Locate icache flush funcs in L1 Inst Memory"
899 If enabled, the Blackfin icache flushing functions are linked
900 into L1 instruction memory.
902 Note that this might be required to address anomalies, but
903 these functions are pretty small, so it shouldn't be too bad.
904 If you are using a processor affected by an anomaly, the build
905 system will double check for you and prevent it.
907 config DCACHE_FLUSH_L1
908 bool "Locate dcache flush funcs in L1 Inst Memory"
912 If enabled, the Blackfin dcache flushing functions are linked
913 into L1 instruction memory.
916 bool "Support locating application stack in L1 Scratch Memory"
920 If enabled the application stack can be located in L1
921 scratch memory (less latency).
923 Currently only works with FLAT binaries.
925 config EXCEPTION_L1_SCRATCH
926 bool "Locate exception stack in L1 Scratch Memory"
928 depends on !SMP && !APP_STACK_L1
930 Whenever an exception occurs, use the L1 Scratch memory for
931 stack storage. You cannot place the stacks of FLAT binaries
932 in L1 when using this option.
934 If you don't use L1 Scratch, then you should say Y here.
936 comment "Speed Optimizations"
937 config BFIN_INS_LOWOVERHEAD
938 bool "ins[bwl] low overhead, higher interrupt latency"
942 Reads on the Blackfin are speculative. In Blackfin terms, this means
943 they can be interrupted at any time (even after they have been issued
944 on to the external bus), and re-issued after the interrupt occurs.
945 For memory - this is not a big deal, since memory does not change if
948 If a FIFO is sitting on the end of the read, it will see two reads,
949 when the core only sees one since the FIFO receives both the read
950 which is cancelled (and not delivered to the core) and the one which
951 is re-issued (which is delivered to the core).
953 To solve this, interrupts are turned off before reads occur to
954 I/O space. This option controls which the overhead/latency of
955 controlling interrupts during this time
956 "n" turns interrupts off every read
957 (higher overhead, but lower interrupt latency)
958 "y" turns interrupts off every loop
959 (low overhead, but longer interrupt latency)
961 default behavior is to leave this set to on (type "Y"). If you are experiencing
962 interrupt latency issues, it is safe and OK to turn this off.
967 prompt "Kernel executes from"
969 Choose the memory type that the kernel will be running in.
974 The kernel will be resident in RAM when running.
979 The kernel will be resident in FLASH/ROM when running.
983 # Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
992 tristate "Enable Blackfin General Purpose Timers API"
995 Enable support for the General Purpose Timers API. If you
998 To compile this driver as a module, choose M here: the module
999 will be called gptimers.
1002 prompt "Uncached DMA region"
1003 default DMA_UNCACHED_1M
1004 config DMA_UNCACHED_32M
1005 bool "Enable 32M DMA region"
1006 config DMA_UNCACHED_16M
1007 bool "Enable 16M DMA region"
1008 config DMA_UNCACHED_8M
1009 bool "Enable 8M DMA region"
1010 config DMA_UNCACHED_4M
1011 bool "Enable 4M DMA region"
1012 config DMA_UNCACHED_2M
1013 bool "Enable 2M DMA region"
1014 config DMA_UNCACHED_1M
1015 bool "Enable 1M DMA region"
1016 config DMA_UNCACHED_512K
1017 bool "Enable 512K DMA region"
1018 config DMA_UNCACHED_256K
1019 bool "Enable 256K DMA region"
1020 config DMA_UNCACHED_128K
1021 bool "Enable 128K DMA region"
1022 config DMA_UNCACHED_NONE
1023 bool "Disable DMA region"
1027 comment "Cache Support"
1030 bool "Enable ICACHE"
1032 config BFIN_EXTMEM_ICACHEABLE
1033 bool "Enable ICACHE for external memory"
1034 depends on BFIN_ICACHE
1036 config BFIN_L2_ICACHEABLE
1037 bool "Enable ICACHE for L2 SRAM"
1038 depends on BFIN_ICACHE
1039 depends on (BF54x || BF561 || BF60x) && !SMP
1043 bool "Enable DCACHE"
1045 config BFIN_DCACHE_BANKA
1046 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
1047 depends on BFIN_DCACHE && !BF531
1049 config BFIN_EXTMEM_DCACHEABLE
1050 bool "Enable DCACHE for external memory"
1051 depends on BFIN_DCACHE
1054 prompt "External memory DCACHE policy"
1055 depends on BFIN_EXTMEM_DCACHEABLE
1056 default BFIN_EXTMEM_WRITEBACK if !SMP
1057 default BFIN_EXTMEM_WRITETHROUGH if SMP
1058 config BFIN_EXTMEM_WRITEBACK
1063 Cached data will be written back to SDRAM only when needed.
1064 This can give a nice increase in performance, but beware of
1065 broken drivers that do not properly invalidate/flush their
1068 Write Through Policy:
1069 Cached data will always be written back to SDRAM when the
1070 cache is updated. This is a completely safe setting, but
1071 performance is worse than Write Back.
1073 If you are unsure of the options and you want to be safe,
1074 then go with Write Through.
1076 config BFIN_EXTMEM_WRITETHROUGH
1077 bool "Write through"
1080 Cached data will be written back to SDRAM only when needed.
1081 This can give a nice increase in performance, but beware of
1082 broken drivers that do not properly invalidate/flush their
1085 Write Through Policy:
1086 Cached data will always be written back to SDRAM when the
1087 cache is updated. This is a completely safe setting, but
1088 performance is worse than Write Back.
1090 If you are unsure of the options and you want to be safe,
1091 then go with Write Through.
1095 config BFIN_L2_DCACHEABLE
1096 bool "Enable DCACHE for L2 SRAM"
1097 depends on BFIN_DCACHE
1098 depends on (BF54x || BF561 || BF60x) && !SMP
1101 prompt "L2 SRAM DCACHE policy"
1102 depends on BFIN_L2_DCACHEABLE
1103 default BFIN_L2_WRITEBACK
1104 config BFIN_L2_WRITEBACK
1107 config BFIN_L2_WRITETHROUGH
1108 bool "Write through"
1112 comment "Memory Protection Unit"
1114 bool "Enable the memory protection unit"
1117 Use the processor's MPU to protect applications from accessing
1118 memory they do not own. This comes at a performance penalty
1119 and is recommended only for debugging.
1121 comment "Asynchronous Memory Configuration"
1123 menu "EBIU_AMGCTL Global Control"
1126 bool "Enable CLKOUT"
1130 bool "DMA has priority over core for ext. accesses"
1135 bool "Bank 0 16 bit packing enable"
1140 bool "Bank 1 16 bit packing enable"
1145 bool "Bank 2 16 bit packing enable"
1150 bool "Bank 3 16 bit packing enable"
1154 prompt "Enable Asynchronous Memory Banks"
1158 bool "Disable All Banks"
1161 bool "Enable Bank 0"
1163 config C_AMBEN_B0_B1
1164 bool "Enable Bank 0 & 1"
1166 config C_AMBEN_B0_B1_B2
1167 bool "Enable Bank 0 & 1 & 2"
1170 bool "Enable All Banks"
1174 menu "EBIU_AMBCTL Control"
1177 hex "Bank 0 (AMBCTL0.L)"
1180 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1181 used to control the Asynchronous Memory Bank 0 settings.
1184 hex "Bank 1 (AMBCTL0.H)"
1186 default 0x5558 if BF54x
1188 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1189 used to control the Asynchronous Memory Bank 1 settings.
1192 hex "Bank 2 (AMBCTL1.L)"
1195 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1196 used to control the Asynchronous Memory Bank 2 settings.
1199 hex "Bank 3 (AMBCTL1.H)"
1202 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1203 used to control the Asynchronous Memory Bank 3 settings.
1207 config EBIU_MBSCTLVAL
1208 hex "EBIU Bank Select Control Register"
1213 hex "Flash Memory Mode Control Register"
1218 hex "Flash Memory Bank Control Register"
1223 #############################################################################
1224 menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1230 Support for PCI bus.
1232 source "drivers/pci/Kconfig"
1234 source "drivers/pcmcia/Kconfig"
1236 source "drivers/pci/hotplug/Kconfig"
1240 menu "Executable file formats"
1242 source "fs/Kconfig.binfmt"
1246 menu "Power management options"
1248 source "kernel/power/Kconfig"
1250 config ARCH_SUSPEND_POSSIBLE
1254 prompt "Standby Power Saving Mode"
1255 depends on PM && !BF60x
1256 default PM_BFIN_SLEEP_DEEPER
1257 config PM_BFIN_SLEEP_DEEPER
1260 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1261 power dissipation by disabling the clock to the processor core (CCLK).
1262 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1263 to 0.85 V to provide the greatest power savings, while preserving the
1265 The PLL and system clock (SCLK) continue to operate at a very low
1266 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1267 the SDRAM is put into Self Refresh Mode. Typically an external event
1268 such as GPIO interrupt or RTC activity wakes up the processor.
1269 Various Peripherals such as UART, SPORT, PPI may not function as
1270 normal during Sleep Deeper, due to the reduced SCLK frequency.
1271 When in the sleep mode, system DMA access to L1 memory is not supported.
1273 If unsure, select "Sleep Deeper".
1275 config PM_BFIN_SLEEP
1278 Sleep Mode (High Power Savings) - The sleep mode reduces power
1279 dissipation by disabling the clock to the processor core (CCLK).
1280 The PLL and system clock (SCLK), however, continue to operate in
1281 this mode. Typically an external event or RTC activity will wake
1282 up the processor. When in the sleep mode, system DMA access to L1
1283 memory is not supported.
1285 If unsure, select "Sleep Deeper".
1288 comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1291 config PM_BFIN_WAKE_PH6
1292 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
1293 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
1296 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1298 config PM_BFIN_WAKE_GP
1299 bool "Allow Wake-Up from GPIOs"
1300 depends on PM && BF54x
1303 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
1304 (all processors, except ADSP-BF549). This option sets
1305 the general-purpose wake-up enable (GPWE) control bit to enable
1306 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1307 On ADSP-BF549 this option enables the same functionality on the
1308 /MRXON pin also PH7.
1310 config PM_BFIN_WAKE_PA15
1311 bool "Allow Wake-Up from PA15"
1312 depends on PM && BF60x
1317 config PM_BFIN_WAKE_PA15_POL
1318 int "Wake-up priority"
1319 depends on PM_BFIN_WAKE_PA15
1322 Wake-Up priority 0(low) 1(high)
1324 config PM_BFIN_WAKE_PB15
1325 bool "Allow Wake-Up from PB15"
1326 depends on PM && BF60x
1331 config PM_BFIN_WAKE_PB15_POL
1332 int "Wake-up priority"
1333 depends on PM_BFIN_WAKE_PB15
1336 Wake-Up priority 0(low) 1(high)
1338 config PM_BFIN_WAKE_PC15
1339 bool "Allow Wake-Up from PC15"
1340 depends on PM && BF60x
1345 config PM_BFIN_WAKE_PC15_POL
1346 int "Wake-up priority"
1347 depends on PM_BFIN_WAKE_PC15
1350 Wake-Up priority 0(low) 1(high)
1352 config PM_BFIN_WAKE_PD06
1353 bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
1354 depends on PM && BF60x
1357 Enable PD06(ETH0_PHYINT) Wake-up
1359 config PM_BFIN_WAKE_PD06_POL
1360 int "Wake-up priority"
1361 depends on PM_BFIN_WAKE_PD06
1364 Wake-Up priority 0(low) 1(high)
1366 config PM_BFIN_WAKE_PE12
1367 bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
1368 depends on PM && BF60x
1371 Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up
1373 config PM_BFIN_WAKE_PE12_POL
1374 int "Wake-up priority"
1375 depends on PM_BFIN_WAKE_PE12
1378 Wake-Up priority 0(low) 1(high)
1380 config PM_BFIN_WAKE_PG04
1381 bool "Allow Wake-Up from PG04(CAN0_RX)"
1382 depends on PM && BF60x
1385 Enable PG04(CAN0_RX) Wake-up
1387 config PM_BFIN_WAKE_PG04_POL
1388 int "Wake-up priority"
1389 depends on PM_BFIN_WAKE_PG04
1392 Wake-Up priority 0(low) 1(high)
1394 config PM_BFIN_WAKE_PG13
1395 bool "Allow Wake-Up from PG13"
1396 depends on PM && BF60x
1401 config PM_BFIN_WAKE_PG13_POL
1402 int "Wake-up priority"
1403 depends on PM_BFIN_WAKE_PG13
1406 Wake-Up priority 0(low) 1(high)
1408 config PM_BFIN_WAKE_USB
1409 bool "Allow Wake-Up from (USB)"
1410 depends on PM && BF60x
1413 Enable (USB) Wake-up
1415 config PM_BFIN_WAKE_USB_POL
1416 int "Wake-up priority"
1417 depends on PM_BFIN_WAKE_USB
1420 Wake-Up priority 0(low) 1(high)
1424 menu "CPU Frequency scaling"
1426 source "drivers/cpufreq/Kconfig"
1428 config BFIN_CPU_FREQ
1434 bool "CPU Voltage scaling"
1438 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1439 This option violates the PLL BYPASS recommendation in the Blackfin Processor
1440 manuals. There is a theoretical risk that during VDDINT transitions
1445 source "net/Kconfig"
1447 source "drivers/Kconfig"
1449 source "drivers/firmware/Kconfig"
1453 source "arch/blackfin/Kconfig.debug"
1455 source "security/Kconfig"
1457 source "crypto/Kconfig"
1459 source "lib/Kconfig"