2 * Intel Sunrisepoint LPSS core support.
4 * Copyright (C) 2015, Intel Corporation
6 * Authors: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
7 * Mika Westerberg <mika.westerberg@linux.intel.com>
8 * Heikki Krogerus <heikki.krogerus@linux.intel.com>
9 * Jarkko Nikula <jarkko.nikula@linux.intel.com>
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
16 #include <linux/clk.h>
17 #include <linux/clkdev.h>
18 #include <linux/clk-provider.h>
19 #include <linux/debugfs.h>
20 #include <linux/idr.h>
21 #include <linux/ioport.h>
22 #include <linux/kernel.h>
23 #include <linux/module.h>
24 #include <linux/mfd/core.h>
25 #include <linux/pm_qos.h>
26 #include <linux/pm_runtime.h>
27 #include <linux/seq_file.h>
28 #include <linux/io-64-nonatomic-lo-hi.h>
30 #include "intel-lpss.h"
32 #define LPSS_DEV_OFFSET 0x000
33 #define LPSS_DEV_SIZE 0x200
34 #define LPSS_PRIV_OFFSET 0x200
35 #define LPSS_PRIV_SIZE 0x100
36 #define LPSS_IDMA64_OFFSET 0x800
37 #define LPSS_IDMA64_SIZE 0x800
39 /* Offsets from lpss->priv */
40 #define LPSS_PRIV_RESETS 0x04
41 #define LPSS_PRIV_RESETS_FUNC BIT(2)
42 #define LPSS_PRIV_RESETS_IDMA 0x3
44 #define LPSS_PRIV_ACTIVELTR 0x10
45 #define LPSS_PRIV_IDLELTR 0x14
47 #define LPSS_PRIV_LTR_REQ BIT(15)
48 #define LPSS_PRIV_LTR_SCALE_MASK 0xc00
49 #define LPSS_PRIV_LTR_SCALE_1US 0x800
50 #define LPSS_PRIV_LTR_SCALE_32US 0xc00
51 #define LPSS_PRIV_LTR_VALUE_MASK 0x3ff
53 #define LPSS_PRIV_SSP_REG 0x20
54 #define LPSS_PRIV_SSP_REG_DIS_DMA_FIN BIT(0)
56 #define LPSS_PRIV_REMAP_ADDR 0x40
58 #define LPSS_PRIV_CAPS 0xfc
59 #define LPSS_PRIV_CAPS_NO_IDMA BIT(8)
60 #define LPSS_PRIV_CAPS_TYPE_SHIFT 4
61 #define LPSS_PRIV_CAPS_TYPE_MASK (0xf << LPSS_PRIV_CAPS_TYPE_SHIFT)
63 /* This matches the type field in CAPS register */
64 enum intel_lpss_dev_type
{
71 const struct intel_lpss_platform_info
*info
;
72 enum intel_lpss_dev_type type
;
74 struct clk_lookup
*clock
;
75 const struct mfd_cell
*cell
;
82 struct dentry
*debugfs
;
85 static const struct resource intel_lpss_dev_resources
[] = {
86 DEFINE_RES_MEM_NAMED(LPSS_DEV_OFFSET
, LPSS_DEV_SIZE
, "lpss_dev"),
87 DEFINE_RES_MEM_NAMED(LPSS_PRIV_OFFSET
, LPSS_PRIV_SIZE
, "lpss_priv"),
91 static const struct resource intel_lpss_idma64_resources
[] = {
92 DEFINE_RES_MEM(LPSS_IDMA64_OFFSET
, LPSS_IDMA64_SIZE
),
96 #define LPSS_IDMA64_DRIVER_NAME "idma64"
99 * Cells needs to be ordered so that the iDMA is created first. This is
100 * because we need to be sure the DMA is available when the host controller
103 static const struct mfd_cell intel_lpss_idma64_cell
= {
104 .name
= LPSS_IDMA64_DRIVER_NAME
,
105 .num_resources
= ARRAY_SIZE(intel_lpss_idma64_resources
),
106 .resources
= intel_lpss_idma64_resources
,
109 static const struct mfd_cell intel_lpss_i2c_cell
= {
110 .name
= "i2c_designware",
111 .num_resources
= ARRAY_SIZE(intel_lpss_dev_resources
),
112 .resources
= intel_lpss_dev_resources
,
115 static const struct mfd_cell intel_lpss_uart_cell
= {
116 .name
= "dw-apb-uart",
117 .num_resources
= ARRAY_SIZE(intel_lpss_dev_resources
),
118 .resources
= intel_lpss_dev_resources
,
121 static const struct mfd_cell intel_lpss_spi_cell
= {
122 .name
= "pxa2xx-spi",
123 .num_resources
= ARRAY_SIZE(intel_lpss_dev_resources
),
124 .resources
= intel_lpss_dev_resources
,
127 static DEFINE_IDA(intel_lpss_devid_ida
);
128 static struct dentry
*intel_lpss_debugfs
;
130 static int intel_lpss_request_dma_module(const char *name
)
132 static bool intel_lpss_dma_requested
;
134 if (intel_lpss_dma_requested
)
137 intel_lpss_dma_requested
= true;
138 return request_module("%s", name
);
141 static void intel_lpss_cache_ltr(struct intel_lpss
*lpss
)
143 lpss
->active_ltr
= readl(lpss
->priv
+ LPSS_PRIV_ACTIVELTR
);
144 lpss
->idle_ltr
= readl(lpss
->priv
+ LPSS_PRIV_IDLELTR
);
147 static int intel_lpss_debugfs_add(struct intel_lpss
*lpss
)
151 dir
= debugfs_create_dir(dev_name(lpss
->dev
), intel_lpss_debugfs
);
155 /* Cache the values into lpss structure */
156 intel_lpss_cache_ltr(lpss
);
158 debugfs_create_x32("capabilities", S_IRUGO
, dir
, &lpss
->caps
);
159 debugfs_create_x32("active_ltr", S_IRUGO
, dir
, &lpss
->active_ltr
);
160 debugfs_create_x32("idle_ltr", S_IRUGO
, dir
, &lpss
->idle_ltr
);
166 static void intel_lpss_debugfs_remove(struct intel_lpss
*lpss
)
168 debugfs_remove_recursive(lpss
->debugfs
);
171 static void intel_lpss_ltr_set(struct device
*dev
, s32 val
)
173 struct intel_lpss
*lpss
= dev_get_drvdata(dev
);
177 * Program latency tolerance (LTR) accordingly what has been asked
178 * by the PM QoS layer or disable it in case we were passed
179 * negative value or PM_QOS_LATENCY_ANY.
181 ltr
= readl(lpss
->priv
+ LPSS_PRIV_ACTIVELTR
);
183 if (val
== PM_QOS_LATENCY_ANY
|| val
< 0) {
184 ltr
&= ~LPSS_PRIV_LTR_REQ
;
186 ltr
|= LPSS_PRIV_LTR_REQ
;
187 ltr
&= ~LPSS_PRIV_LTR_SCALE_MASK
;
188 ltr
&= ~LPSS_PRIV_LTR_VALUE_MASK
;
190 if (val
> LPSS_PRIV_LTR_VALUE_MASK
)
191 ltr
|= LPSS_PRIV_LTR_SCALE_32US
| val
>> 5;
193 ltr
|= LPSS_PRIV_LTR_SCALE_1US
| val
;
196 if (ltr
== lpss
->active_ltr
)
199 writel(ltr
, lpss
->priv
+ LPSS_PRIV_ACTIVELTR
);
200 writel(ltr
, lpss
->priv
+ LPSS_PRIV_IDLELTR
);
202 /* Cache the values into lpss structure */
203 intel_lpss_cache_ltr(lpss
);
206 static void intel_lpss_ltr_expose(struct intel_lpss
*lpss
)
208 lpss
->dev
->power
.set_latency_tolerance
= intel_lpss_ltr_set
;
209 dev_pm_qos_expose_latency_tolerance(lpss
->dev
);
212 static void intel_lpss_ltr_hide(struct intel_lpss
*lpss
)
214 dev_pm_qos_hide_latency_tolerance(lpss
->dev
);
215 lpss
->dev
->power
.set_latency_tolerance
= NULL
;
218 static int intel_lpss_assign_devs(struct intel_lpss
*lpss
)
222 type
= lpss
->caps
& LPSS_PRIV_CAPS_TYPE_MASK
;
223 type
>>= LPSS_PRIV_CAPS_TYPE_SHIFT
;
227 lpss
->cell
= &intel_lpss_i2c_cell
;
230 lpss
->cell
= &intel_lpss_uart_cell
;
233 lpss
->cell
= &intel_lpss_spi_cell
;
244 static bool intel_lpss_has_idma(const struct intel_lpss
*lpss
)
246 return (lpss
->caps
& LPSS_PRIV_CAPS_NO_IDMA
) == 0;
249 static void intel_lpss_set_remap_addr(const struct intel_lpss
*lpss
)
251 resource_size_t addr
= lpss
->info
->mem
->start
;
253 lo_hi_writeq(addr
, lpss
->priv
+ LPSS_PRIV_REMAP_ADDR
);
256 static void intel_lpss_deassert_reset(const struct intel_lpss
*lpss
)
258 u32 value
= LPSS_PRIV_RESETS_FUNC
| LPSS_PRIV_RESETS_IDMA
;
260 /* Bring out the device from reset */
261 writel(value
, lpss
->priv
+ LPSS_PRIV_RESETS
);
264 static void intel_lpss_init_dev(const struct intel_lpss
*lpss
)
266 u32 value
= LPSS_PRIV_SSP_REG_DIS_DMA_FIN
;
268 intel_lpss_deassert_reset(lpss
);
270 if (!intel_lpss_has_idma(lpss
))
273 intel_lpss_set_remap_addr(lpss
);
275 /* Make sure that SPI multiblock DMA transfers are re-enabled */
276 if (lpss
->type
== LPSS_DEV_SPI
)
277 writel(value
, lpss
->priv
+ LPSS_PRIV_SSP_REG
);
280 static void intel_lpss_unregister_clock_tree(struct clk
*clk
)
285 parent
= clk_get_parent(clk
);
291 static int intel_lpss_register_clock_divider(struct intel_lpss
*lpss
,
296 struct clk
*tmp
= *clk
;
298 snprintf(name
, sizeof(name
), "%s-enable", devname
);
299 tmp
= clk_register_gate(NULL
, name
, __clk_get_name(tmp
), 0,
300 lpss
->priv
, 0, 0, NULL
);
304 snprintf(name
, sizeof(name
), "%s-div", devname
);
305 tmp
= clk_register_fractional_divider(NULL
, name
, __clk_get_name(tmp
),
306 0, lpss
->priv
, 1, 15, 16, 15, 0,
312 snprintf(name
, sizeof(name
), "%s-update", devname
);
313 tmp
= clk_register_gate(NULL
, name
, __clk_get_name(tmp
),
314 CLK_SET_RATE_PARENT
, lpss
->priv
, 31, 0, NULL
);
322 static int intel_lpss_register_clock(struct intel_lpss
*lpss
)
324 const struct mfd_cell
*cell
= lpss
->cell
;
329 if (!lpss
->info
->clk_rate
)
333 clk
= clk_register_fixed_rate(NULL
, dev_name(lpss
->dev
), NULL
,
334 CLK_IS_ROOT
, lpss
->info
->clk_rate
);
338 snprintf(devname
, sizeof(devname
), "%s.%d", cell
->name
, lpss
->devid
);
341 * Support for clock divider only if it has some preset value.
342 * Otherwise we assume that the divider is not used.
344 if (lpss
->type
!= LPSS_DEV_I2C
) {
345 ret
= intel_lpss_register_clock_divider(lpss
, devname
, &clk
);
347 goto err_clk_register
;
352 /* Clock for the host controller */
353 lpss
->clock
= clkdev_create(clk
, lpss
->info
->clk_con_id
, "%s", devname
);
355 goto err_clk_register
;
362 intel_lpss_unregister_clock_tree(clk
);
367 static void intel_lpss_unregister_clock(struct intel_lpss
*lpss
)
369 if (IS_ERR_OR_NULL(lpss
->clk
))
372 clkdev_drop(lpss
->clock
);
373 intel_lpss_unregister_clock_tree(lpss
->clk
);
376 int intel_lpss_probe(struct device
*dev
,
377 const struct intel_lpss_platform_info
*info
)
379 struct intel_lpss
*lpss
;
382 if (!info
|| !info
->mem
|| info
->irq
<= 0)
385 lpss
= devm_kzalloc(dev
, sizeof(*lpss
), GFP_KERNEL
);
389 lpss
->priv
= devm_ioremap(dev
, info
->mem
->start
+ LPSS_PRIV_OFFSET
,
396 lpss
->caps
= readl(lpss
->priv
+ LPSS_PRIV_CAPS
);
398 dev_set_drvdata(dev
, lpss
);
400 ret
= intel_lpss_assign_devs(lpss
);
404 intel_lpss_init_dev(lpss
);
406 lpss
->devid
= ida_simple_get(&intel_lpss_devid_ida
, 0, 0, GFP_KERNEL
);
410 ret
= intel_lpss_register_clock(lpss
);
412 goto err_clk_register
;
414 intel_lpss_ltr_expose(lpss
);
416 ret
= intel_lpss_debugfs_add(lpss
);
418 dev_warn(dev
, "Failed to create debugfs entries\n");
420 if (intel_lpss_has_idma(lpss
)) {
422 * Ensure the DMA driver is loaded before the host
423 * controller device appears, so that the host controller
424 * driver can request its DMA channels as early as
427 * If the DMA module is not there that's OK as well.
429 intel_lpss_request_dma_module(LPSS_IDMA64_DRIVER_NAME
);
431 ret
= mfd_add_devices(dev
, lpss
->devid
, &intel_lpss_idma64_cell
,
432 1, info
->mem
, info
->irq
, NULL
);
434 dev_warn(dev
, "Failed to add %s, fallback to PIO\n",
435 LPSS_IDMA64_DRIVER_NAME
);
438 ret
= mfd_add_devices(dev
, lpss
->devid
, lpss
->cell
,
439 1, info
->mem
, info
->irq
, NULL
);
446 intel_lpss_debugfs_remove(lpss
);
447 intel_lpss_ltr_hide(lpss
);
450 ida_simple_remove(&intel_lpss_devid_ida
, lpss
->devid
);
454 EXPORT_SYMBOL_GPL(intel_lpss_probe
);
456 void intel_lpss_remove(struct device
*dev
)
458 struct intel_lpss
*lpss
= dev_get_drvdata(dev
);
460 mfd_remove_devices(dev
);
461 intel_lpss_debugfs_remove(lpss
);
462 intel_lpss_ltr_hide(lpss
);
463 intel_lpss_unregister_clock(lpss
);
464 ida_simple_remove(&intel_lpss_devid_ida
, lpss
->devid
);
466 EXPORT_SYMBOL_GPL(intel_lpss_remove
);
468 static int resume_lpss_device(struct device
*dev
, void *data
)
470 pm_runtime_resume(dev
);
474 int intel_lpss_prepare(struct device
*dev
)
477 * Resume both child devices before entering system sleep. This
478 * ensures that they are in proper state before they get suspended.
480 device_for_each_child_reverse(dev
, NULL
, resume_lpss_device
);
483 EXPORT_SYMBOL_GPL(intel_lpss_prepare
);
485 int intel_lpss_suspend(struct device
*dev
)
489 EXPORT_SYMBOL_GPL(intel_lpss_suspend
);
491 int intel_lpss_resume(struct device
*dev
)
493 struct intel_lpss
*lpss
= dev_get_drvdata(dev
);
495 intel_lpss_init_dev(lpss
);
499 EXPORT_SYMBOL_GPL(intel_lpss_resume
);
501 static int __init
intel_lpss_init(void)
503 intel_lpss_debugfs
= debugfs_create_dir("intel_lpss", NULL
);
506 module_init(intel_lpss_init
);
508 static void __exit
intel_lpss_exit(void)
510 debugfs_remove(intel_lpss_debugfs
);
512 module_exit(intel_lpss_exit
);
514 MODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>");
515 MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
516 MODULE_AUTHOR("Heikki Krogerus <heikki.krogerus@linux.intel.com>");
517 MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@linux.intel.com>");
518 MODULE_DESCRIPTION("Intel LPSS core driver");
519 MODULE_LICENSE("GPL v2");