irqchip/s3c24xx: Mark init_eint as __maybe_unused
[linux/fpc-iii.git] / drivers / net / ethernet / ti / davinci_emac.c
blob33bd3b902304f3e737ad08c616d43d9b75c86dce
1 /*
2 * DaVinci Ethernet Medium Access Controller
4 * DaVinci EMAC is based upon CPPI 3.0 TI DMA engine
6 * Copyright (C) 2009 Texas Instruments.
8 * ---------------------------------------------------------------------------
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 * ---------------------------------------------------------------------------
24 * History:
25 * 0-5 A number of folks worked on this driver in bits and pieces but the major
26 * contribution came from Suraj Iyer and Anant Gole
27 * 6.0 Anant Gole - rewrote the driver as per Linux conventions
28 * 6.1 Chaithrika U S - added support for Gigabit and RMII features,
29 * PHY layer usage
32 #include <linux/module.h>
33 #include <linux/kernel.h>
34 #include <linux/sched.h>
35 #include <linux/string.h>
36 #include <linux/timer.h>
37 #include <linux/errno.h>
38 #include <linux/in.h>
39 #include <linux/ioport.h>
40 #include <linux/slab.h>
41 #include <linux/mm.h>
42 #include <linux/interrupt.h>
43 #include <linux/init.h>
44 #include <linux/netdevice.h>
45 #include <linux/etherdevice.h>
46 #include <linux/skbuff.h>
47 #include <linux/ethtool.h>
48 #include <linux/highmem.h>
49 #include <linux/proc_fs.h>
50 #include <linux/ctype.h>
51 #include <linux/spinlock.h>
52 #include <linux/dma-mapping.h>
53 #include <linux/clk.h>
54 #include <linux/platform_device.h>
55 #include <linux/regmap.h>
56 #include <linux/semaphore.h>
57 #include <linux/phy.h>
58 #include <linux/bitops.h>
59 #include <linux/io.h>
60 #include <linux/uaccess.h>
61 #include <linux/pm_runtime.h>
62 #include <linux/davinci_emac.h>
63 #include <linux/of.h>
64 #include <linux/of_address.h>
65 #include <linux/of_device.h>
66 #include <linux/of_mdio.h>
67 #include <linux/of_irq.h>
68 #include <linux/of_net.h>
69 #include <linux/mfd/syscon.h>
71 #include <asm/irq.h>
72 #include <asm/page.h>
74 #include "cpsw.h"
75 #include "davinci_cpdma.h"
77 static int debug_level;
78 module_param(debug_level, int, 0);
79 MODULE_PARM_DESC(debug_level, "DaVinci EMAC debug level (NETIF_MSG bits)");
81 /* Netif debug messages possible */
82 #define DAVINCI_EMAC_DEBUG (NETIF_MSG_DRV | \
83 NETIF_MSG_PROBE | \
84 NETIF_MSG_LINK | \
85 NETIF_MSG_TIMER | \
86 NETIF_MSG_IFDOWN | \
87 NETIF_MSG_IFUP | \
88 NETIF_MSG_RX_ERR | \
89 NETIF_MSG_TX_ERR | \
90 NETIF_MSG_TX_QUEUED | \
91 NETIF_MSG_INTR | \
92 NETIF_MSG_TX_DONE | \
93 NETIF_MSG_RX_STATUS | \
94 NETIF_MSG_PKTDATA | \
95 NETIF_MSG_HW | \
96 NETIF_MSG_WOL)
98 /* version info */
99 #define EMAC_MAJOR_VERSION 6
100 #define EMAC_MINOR_VERSION 1
101 #define EMAC_MODULE_VERSION "6.1"
102 MODULE_VERSION(EMAC_MODULE_VERSION);
103 static const char emac_version_string[] = "TI DaVinci EMAC Linux v6.1";
105 /* Configuration items */
106 #define EMAC_DEF_PASS_CRC (0) /* Do not pass CRC up to frames */
107 #define EMAC_DEF_QOS_EN (0) /* EMAC proprietary QoS disabled */
108 #define EMAC_DEF_NO_BUFF_CHAIN (0) /* No buffer chain */
109 #define EMAC_DEF_MACCTRL_FRAME_EN (0) /* Discard Maccontrol frames */
110 #define EMAC_DEF_SHORT_FRAME_EN (0) /* Discard short frames */
111 #define EMAC_DEF_ERROR_FRAME_EN (0) /* Discard error frames */
112 #define EMAC_DEF_PROM_EN (0) /* Promiscuous disabled */
113 #define EMAC_DEF_PROM_CH (0) /* Promiscuous channel is 0 */
114 #define EMAC_DEF_BCAST_EN (1) /* Broadcast enabled */
115 #define EMAC_DEF_BCAST_CH (0) /* Broadcast channel is 0 */
116 #define EMAC_DEF_MCAST_EN (1) /* Multicast enabled */
117 #define EMAC_DEF_MCAST_CH (0) /* Multicast channel is 0 */
119 #define EMAC_DEF_TXPRIO_FIXED (1) /* TX Priority is fixed */
120 #define EMAC_DEF_TXPACING_EN (0) /* TX pacing NOT supported*/
122 #define EMAC_DEF_BUFFER_OFFSET (0) /* Buffer offset to DMA (future) */
123 #define EMAC_DEF_MIN_ETHPKTSIZE (60) /* Minimum ethernet pkt size */
124 #define EMAC_DEF_MAX_FRAME_SIZE (1500 + 14 + 4 + 4)
125 #define EMAC_DEF_TX_CH (0) /* Default 0th channel */
126 #define EMAC_DEF_RX_CH (0) /* Default 0th channel */
127 #define EMAC_DEF_RX_NUM_DESC (128)
128 #define EMAC_DEF_MAX_TX_CH (1) /* Max TX channels configured */
129 #define EMAC_DEF_MAX_RX_CH (1) /* Max RX channels configured */
130 #define EMAC_POLL_WEIGHT (64) /* Default NAPI poll weight */
132 /* Buffer descriptor parameters */
133 #define EMAC_DEF_TX_MAX_SERVICE (32) /* TX max service BD's */
134 #define EMAC_DEF_RX_MAX_SERVICE (64) /* should = netdev->weight */
136 /* EMAC register related defines */
137 #define EMAC_ALL_MULTI_REG_VALUE (0xFFFFFFFF)
138 #define EMAC_NUM_MULTICAST_BITS (64)
139 #define EMAC_TX_CONTROL_TX_ENABLE_VAL (0x1)
140 #define EMAC_RX_CONTROL_RX_ENABLE_VAL (0x1)
141 #define EMAC_MAC_HOST_ERR_INTMASK_VAL (0x2)
142 #define EMAC_RX_UNICAST_CLEAR_ALL (0xFF)
143 #define EMAC_INT_MASK_CLEAR (0xFF)
145 /* RX MBP register bit positions */
146 #define EMAC_RXMBP_PASSCRC_MASK BIT(30)
147 #define EMAC_RXMBP_QOSEN_MASK BIT(29)
148 #define EMAC_RXMBP_NOCHAIN_MASK BIT(28)
149 #define EMAC_RXMBP_CMFEN_MASK BIT(24)
150 #define EMAC_RXMBP_CSFEN_MASK BIT(23)
151 #define EMAC_RXMBP_CEFEN_MASK BIT(22)
152 #define EMAC_RXMBP_CAFEN_MASK BIT(21)
153 #define EMAC_RXMBP_PROMCH_SHIFT (16)
154 #define EMAC_RXMBP_PROMCH_MASK (0x7 << 16)
155 #define EMAC_RXMBP_BROADEN_MASK BIT(13)
156 #define EMAC_RXMBP_BROADCH_SHIFT (8)
157 #define EMAC_RXMBP_BROADCH_MASK (0x7 << 8)
158 #define EMAC_RXMBP_MULTIEN_MASK BIT(5)
159 #define EMAC_RXMBP_MULTICH_SHIFT (0)
160 #define EMAC_RXMBP_MULTICH_MASK (0x7)
161 #define EMAC_RXMBP_CHMASK (0x7)
163 /* EMAC register definitions/bit maps used */
164 # define EMAC_MBP_RXPROMISC (0x00200000)
165 # define EMAC_MBP_PROMISCCH(ch) (((ch) & 0x7) << 16)
166 # define EMAC_MBP_RXBCAST (0x00002000)
167 # define EMAC_MBP_BCASTCHAN(ch) (((ch) & 0x7) << 8)
168 # define EMAC_MBP_RXMCAST (0x00000020)
169 # define EMAC_MBP_MCASTCHAN(ch) ((ch) & 0x7)
171 /* EMAC mac_control register */
172 #define EMAC_MACCONTROL_TXPTYPE BIT(9)
173 #define EMAC_MACCONTROL_TXPACEEN BIT(6)
174 #define EMAC_MACCONTROL_GMIIEN BIT(5)
175 #define EMAC_MACCONTROL_GIGABITEN BIT(7)
176 #define EMAC_MACCONTROL_FULLDUPLEXEN BIT(0)
177 #define EMAC_MACCONTROL_RMIISPEED_MASK BIT(15)
179 /* GIGABIT MODE related bits */
180 #define EMAC_DM646X_MACCONTORL_GIG BIT(7)
181 #define EMAC_DM646X_MACCONTORL_GIGFORCE BIT(17)
183 /* EMAC mac_status register */
184 #define EMAC_MACSTATUS_TXERRCODE_MASK (0xF00000)
185 #define EMAC_MACSTATUS_TXERRCODE_SHIFT (20)
186 #define EMAC_MACSTATUS_TXERRCH_MASK (0x7)
187 #define EMAC_MACSTATUS_TXERRCH_SHIFT (16)
188 #define EMAC_MACSTATUS_RXERRCODE_MASK (0xF000)
189 #define EMAC_MACSTATUS_RXERRCODE_SHIFT (12)
190 #define EMAC_MACSTATUS_RXERRCH_MASK (0x7)
191 #define EMAC_MACSTATUS_RXERRCH_SHIFT (8)
193 /* EMAC RX register masks */
194 #define EMAC_RX_MAX_LEN_MASK (0xFFFF)
195 #define EMAC_RX_BUFFER_OFFSET_MASK (0xFFFF)
197 /* MAC_IN_VECTOR (0x180) register bit fields */
198 #define EMAC_DM644X_MAC_IN_VECTOR_HOST_INT BIT(17)
199 #define EMAC_DM644X_MAC_IN_VECTOR_STATPEND_INT BIT(16)
200 #define EMAC_DM644X_MAC_IN_VECTOR_RX_INT_VEC BIT(8)
201 #define EMAC_DM644X_MAC_IN_VECTOR_TX_INT_VEC BIT(0)
203 /** NOTE:: For DM646x the IN_VECTOR has changed */
204 #define EMAC_DM646X_MAC_IN_VECTOR_RX_INT_VEC BIT(EMAC_DEF_RX_CH)
205 #define EMAC_DM646X_MAC_IN_VECTOR_TX_INT_VEC BIT(16 + EMAC_DEF_TX_CH)
206 #define EMAC_DM646X_MAC_IN_VECTOR_HOST_INT BIT(26)
207 #define EMAC_DM646X_MAC_IN_VECTOR_STATPEND_INT BIT(27)
209 /* CPPI bit positions */
210 #define EMAC_CPPI_SOP_BIT BIT(31)
211 #define EMAC_CPPI_EOP_BIT BIT(30)
212 #define EMAC_CPPI_OWNERSHIP_BIT BIT(29)
213 #define EMAC_CPPI_EOQ_BIT BIT(28)
214 #define EMAC_CPPI_TEARDOWN_COMPLETE_BIT BIT(27)
215 #define EMAC_CPPI_PASS_CRC_BIT BIT(26)
216 #define EMAC_RX_BD_BUF_SIZE (0xFFFF)
217 #define EMAC_BD_LENGTH_FOR_CACHE (16) /* only CPPI bytes */
218 #define EMAC_RX_BD_PKT_LENGTH_MASK (0xFFFF)
220 /* Max hardware defines */
221 #define EMAC_MAX_TXRX_CHANNELS (8) /* Max hardware channels */
222 #define EMAC_DEF_MAX_MULTICAST_ADDRESSES (64) /* Max mcast addr's */
224 /* EMAC Peripheral Device Register Memory Layout structure */
225 #define EMAC_MACINVECTOR 0x90
227 #define EMAC_DM646X_MACEOIVECTOR 0x94
229 #define EMAC_MACINTSTATRAW 0xB0
230 #define EMAC_MACINTSTATMASKED 0xB4
231 #define EMAC_MACINTMASKSET 0xB8
232 #define EMAC_MACINTMASKCLEAR 0xBC
234 #define EMAC_RXMBPENABLE 0x100
235 #define EMAC_RXUNICASTSET 0x104
236 #define EMAC_RXUNICASTCLEAR 0x108
237 #define EMAC_RXMAXLEN 0x10C
238 #define EMAC_RXBUFFEROFFSET 0x110
239 #define EMAC_RXFILTERLOWTHRESH 0x114
241 #define EMAC_MACCONTROL 0x160
242 #define EMAC_MACSTATUS 0x164
243 #define EMAC_EMCONTROL 0x168
244 #define EMAC_FIFOCONTROL 0x16C
245 #define EMAC_MACCONFIG 0x170
246 #define EMAC_SOFTRESET 0x174
247 #define EMAC_MACSRCADDRLO 0x1D0
248 #define EMAC_MACSRCADDRHI 0x1D4
249 #define EMAC_MACHASH1 0x1D8
250 #define EMAC_MACHASH2 0x1DC
251 #define EMAC_MACADDRLO 0x500
252 #define EMAC_MACADDRHI 0x504
253 #define EMAC_MACINDEX 0x508
255 /* EMAC statistics registers */
256 #define EMAC_RXGOODFRAMES 0x200
257 #define EMAC_RXBCASTFRAMES 0x204
258 #define EMAC_RXMCASTFRAMES 0x208
259 #define EMAC_RXPAUSEFRAMES 0x20C
260 #define EMAC_RXCRCERRORS 0x210
261 #define EMAC_RXALIGNCODEERRORS 0x214
262 #define EMAC_RXOVERSIZED 0x218
263 #define EMAC_RXJABBER 0x21C
264 #define EMAC_RXUNDERSIZED 0x220
265 #define EMAC_RXFRAGMENTS 0x224
266 #define EMAC_RXFILTERED 0x228
267 #define EMAC_RXQOSFILTERED 0x22C
268 #define EMAC_RXOCTETS 0x230
269 #define EMAC_TXGOODFRAMES 0x234
270 #define EMAC_TXBCASTFRAMES 0x238
271 #define EMAC_TXMCASTFRAMES 0x23C
272 #define EMAC_TXPAUSEFRAMES 0x240
273 #define EMAC_TXDEFERRED 0x244
274 #define EMAC_TXCOLLISION 0x248
275 #define EMAC_TXSINGLECOLL 0x24C
276 #define EMAC_TXMULTICOLL 0x250
277 #define EMAC_TXEXCESSIVECOLL 0x254
278 #define EMAC_TXLATECOLL 0x258
279 #define EMAC_TXUNDERRUN 0x25C
280 #define EMAC_TXCARRIERSENSE 0x260
281 #define EMAC_TXOCTETS 0x264
282 #define EMAC_NETOCTETS 0x280
283 #define EMAC_RXSOFOVERRUNS 0x284
284 #define EMAC_RXMOFOVERRUNS 0x288
285 #define EMAC_RXDMAOVERRUNS 0x28C
287 /* EMAC DM644x control registers */
288 #define EMAC_CTRL_EWCTL (0x4)
289 #define EMAC_CTRL_EWINTTCNT (0x8)
291 /* EMAC DM644x control module masks */
292 #define EMAC_DM644X_EWINTCNT_MASK 0x1FFFF
293 #define EMAC_DM644X_INTMIN_INTVL 0x1
294 #define EMAC_DM644X_INTMAX_INTVL (EMAC_DM644X_EWINTCNT_MASK)
296 /* EMAC DM646X control module registers */
297 #define EMAC_DM646X_CMINTCTRL 0x0C
298 #define EMAC_DM646X_CMRXINTEN 0x14
299 #define EMAC_DM646X_CMTXINTEN 0x18
300 #define EMAC_DM646X_CMRXINTMAX 0x70
301 #define EMAC_DM646X_CMTXINTMAX 0x74
303 /* EMAC DM646X control module masks */
304 #define EMAC_DM646X_INTPACEEN (0x3 << 16)
305 #define EMAC_DM646X_INTPRESCALE_MASK (0x7FF << 0)
306 #define EMAC_DM646X_CMINTMAX_CNT 63
307 #define EMAC_DM646X_CMINTMIN_CNT 2
308 #define EMAC_DM646X_CMINTMAX_INTVL (1000 / EMAC_DM646X_CMINTMIN_CNT)
309 #define EMAC_DM646X_CMINTMIN_INTVL ((1000 / EMAC_DM646X_CMINTMAX_CNT) + 1)
312 /* EMAC EOI codes for C0 */
313 #define EMAC_DM646X_MAC_EOI_C0_RXEN (0x01)
314 #define EMAC_DM646X_MAC_EOI_C0_TXEN (0x02)
316 /* EMAC Stats Clear Mask */
317 #define EMAC_STATS_CLR_MASK (0xFFFFFFFF)
319 /* emac_priv: EMAC private data structure
321 * EMAC adapter private data structure
323 struct emac_priv {
324 u32 msg_enable;
325 struct net_device *ndev;
326 struct platform_device *pdev;
327 struct napi_struct napi;
328 char mac_addr[6];
329 void __iomem *remap_addr;
330 u32 emac_base_phys;
331 void __iomem *emac_base;
332 void __iomem *ctrl_base;
333 struct cpdma_ctlr *dma;
334 struct cpdma_chan *txchan;
335 struct cpdma_chan *rxchan;
336 u32 link; /* 1=link on, 0=link off */
337 u32 speed; /* 0=Auto Neg, 1=No PHY, 10,100, 1000 - mbps */
338 u32 duplex; /* Link duplex: 0=Half, 1=Full */
339 u32 rx_buf_size;
340 u32 isr_count;
341 u32 coal_intvl;
342 u32 bus_freq_mhz;
343 u8 rmii_en;
344 u8 version;
345 u32 mac_hash1;
346 u32 mac_hash2;
347 u32 multicast_hash_cnt[EMAC_NUM_MULTICAST_BITS];
348 u32 rx_addr_type;
349 const char *phy_id;
350 struct device_node *phy_node;
351 struct phy_device *phydev;
352 spinlock_t lock;
353 /*platform specific members*/
354 void (*int_enable) (void);
355 void (*int_disable) (void);
358 /* EMAC TX Host Error description strings */
359 static char *emac_txhost_errcodes[16] = {
360 "No error", "SOP error", "Ownership bit not set in SOP buffer",
361 "Zero Next Buffer Descriptor Pointer Without EOP",
362 "Zero Buffer Pointer", "Zero Buffer Length", "Packet Length Error",
363 "Reserved", "Reserved", "Reserved", "Reserved", "Reserved",
364 "Reserved", "Reserved", "Reserved", "Reserved"
367 /* EMAC RX Host Error description strings */
368 static char *emac_rxhost_errcodes[16] = {
369 "No error", "Reserved", "Ownership bit not set in input buffer",
370 "Reserved", "Zero Buffer Pointer", "Reserved", "Reserved",
371 "Reserved", "Reserved", "Reserved", "Reserved", "Reserved",
372 "Reserved", "Reserved", "Reserved", "Reserved"
375 /* Helper macros */
376 #define emac_read(reg) ioread32(priv->emac_base + (reg))
377 #define emac_write(reg, val) iowrite32(val, priv->emac_base + (reg))
379 #define emac_ctrl_read(reg) ioread32((priv->ctrl_base + (reg)))
380 #define emac_ctrl_write(reg, val) iowrite32(val, (priv->ctrl_base + (reg)))
383 * emac_dump_regs - Dump important EMAC registers to debug terminal
384 * @priv: The DaVinci EMAC private adapter structure
386 * Executes ethtool set cmd & sets phy mode
389 static void emac_dump_regs(struct emac_priv *priv)
391 struct device *emac_dev = &priv->ndev->dev;
393 /* Print important registers in EMAC */
394 dev_info(emac_dev, "EMAC Basic registers\n");
395 if (priv->version == EMAC_VERSION_1) {
396 dev_info(emac_dev, "EMAC: EWCTL: %08X, EWINTTCNT: %08X\n",
397 emac_ctrl_read(EMAC_CTRL_EWCTL),
398 emac_ctrl_read(EMAC_CTRL_EWINTTCNT));
400 dev_info(emac_dev, "EMAC: EmuControl:%08X, FifoControl: %08X\n",
401 emac_read(EMAC_EMCONTROL), emac_read(EMAC_FIFOCONTROL));
402 dev_info(emac_dev, "EMAC: MBPEnable:%08X, RXUnicastSet: %08X, "\
403 "RXMaxLen=%08X\n", emac_read(EMAC_RXMBPENABLE),
404 emac_read(EMAC_RXUNICASTSET), emac_read(EMAC_RXMAXLEN));
405 dev_info(emac_dev, "EMAC: MacControl:%08X, MacStatus: %08X, "\
406 "MacConfig=%08X\n", emac_read(EMAC_MACCONTROL),
407 emac_read(EMAC_MACSTATUS), emac_read(EMAC_MACCONFIG));
408 dev_info(emac_dev, "EMAC Statistics\n");
409 dev_info(emac_dev, "EMAC: rx_good_frames:%d\n",
410 emac_read(EMAC_RXGOODFRAMES));
411 dev_info(emac_dev, "EMAC: rx_broadcast_frames:%d\n",
412 emac_read(EMAC_RXBCASTFRAMES));
413 dev_info(emac_dev, "EMAC: rx_multicast_frames:%d\n",
414 emac_read(EMAC_RXMCASTFRAMES));
415 dev_info(emac_dev, "EMAC: rx_pause_frames:%d\n",
416 emac_read(EMAC_RXPAUSEFRAMES));
417 dev_info(emac_dev, "EMAC: rx_crcerrors:%d\n",
418 emac_read(EMAC_RXCRCERRORS));
419 dev_info(emac_dev, "EMAC: rx_align_code_errors:%d\n",
420 emac_read(EMAC_RXALIGNCODEERRORS));
421 dev_info(emac_dev, "EMAC: rx_oversized_frames:%d\n",
422 emac_read(EMAC_RXOVERSIZED));
423 dev_info(emac_dev, "EMAC: rx_jabber_frames:%d\n",
424 emac_read(EMAC_RXJABBER));
425 dev_info(emac_dev, "EMAC: rx_undersized_frames:%d\n",
426 emac_read(EMAC_RXUNDERSIZED));
427 dev_info(emac_dev, "EMAC: rx_fragments:%d\n",
428 emac_read(EMAC_RXFRAGMENTS));
429 dev_info(emac_dev, "EMAC: rx_filtered_frames:%d\n",
430 emac_read(EMAC_RXFILTERED));
431 dev_info(emac_dev, "EMAC: rx_qos_filtered_frames:%d\n",
432 emac_read(EMAC_RXQOSFILTERED));
433 dev_info(emac_dev, "EMAC: rx_octets:%d\n",
434 emac_read(EMAC_RXOCTETS));
435 dev_info(emac_dev, "EMAC: tx_goodframes:%d\n",
436 emac_read(EMAC_TXGOODFRAMES));
437 dev_info(emac_dev, "EMAC: tx_bcastframes:%d\n",
438 emac_read(EMAC_TXBCASTFRAMES));
439 dev_info(emac_dev, "EMAC: tx_mcastframes:%d\n",
440 emac_read(EMAC_TXMCASTFRAMES));
441 dev_info(emac_dev, "EMAC: tx_pause_frames:%d\n",
442 emac_read(EMAC_TXPAUSEFRAMES));
443 dev_info(emac_dev, "EMAC: tx_deferred_frames:%d\n",
444 emac_read(EMAC_TXDEFERRED));
445 dev_info(emac_dev, "EMAC: tx_collision_frames:%d\n",
446 emac_read(EMAC_TXCOLLISION));
447 dev_info(emac_dev, "EMAC: tx_single_coll_frames:%d\n",
448 emac_read(EMAC_TXSINGLECOLL));
449 dev_info(emac_dev, "EMAC: tx_mult_coll_frames:%d\n",
450 emac_read(EMAC_TXMULTICOLL));
451 dev_info(emac_dev, "EMAC: tx_excessive_collisions:%d\n",
452 emac_read(EMAC_TXEXCESSIVECOLL));
453 dev_info(emac_dev, "EMAC: tx_late_collisions:%d\n",
454 emac_read(EMAC_TXLATECOLL));
455 dev_info(emac_dev, "EMAC: tx_underrun:%d\n",
456 emac_read(EMAC_TXUNDERRUN));
457 dev_info(emac_dev, "EMAC: tx_carrier_sense_errors:%d\n",
458 emac_read(EMAC_TXCARRIERSENSE));
459 dev_info(emac_dev, "EMAC: tx_octets:%d\n",
460 emac_read(EMAC_TXOCTETS));
461 dev_info(emac_dev, "EMAC: net_octets:%d\n",
462 emac_read(EMAC_NETOCTETS));
463 dev_info(emac_dev, "EMAC: rx_sof_overruns:%d\n",
464 emac_read(EMAC_RXSOFOVERRUNS));
465 dev_info(emac_dev, "EMAC: rx_mof_overruns:%d\n",
466 emac_read(EMAC_RXMOFOVERRUNS));
467 dev_info(emac_dev, "EMAC: rx_dma_overruns:%d\n",
468 emac_read(EMAC_RXDMAOVERRUNS));
470 cpdma_ctlr_dump(priv->dma);
474 * emac_get_drvinfo - Get EMAC driver information
475 * @ndev: The DaVinci EMAC network adapter
476 * @info: ethtool info structure containing name and version
478 * Returns EMAC driver information (name and version)
481 static void emac_get_drvinfo(struct net_device *ndev,
482 struct ethtool_drvinfo *info)
484 strlcpy(info->driver, emac_version_string, sizeof(info->driver));
485 strlcpy(info->version, EMAC_MODULE_VERSION, sizeof(info->version));
489 * emac_get_settings - Get EMAC settings
490 * @ndev: The DaVinci EMAC network adapter
491 * @ecmd: ethtool command
493 * Executes ethool get command
496 static int emac_get_settings(struct net_device *ndev,
497 struct ethtool_cmd *ecmd)
499 struct emac_priv *priv = netdev_priv(ndev);
500 if (priv->phydev)
501 return phy_ethtool_gset(priv->phydev, ecmd);
502 else
503 return -EOPNOTSUPP;
508 * emac_set_settings - Set EMAC settings
509 * @ndev: The DaVinci EMAC network adapter
510 * @ecmd: ethtool command
512 * Executes ethool set command
515 static int emac_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
517 struct emac_priv *priv = netdev_priv(ndev);
518 if (priv->phydev)
519 return phy_ethtool_sset(priv->phydev, ecmd);
520 else
521 return -EOPNOTSUPP;
526 * emac_get_coalesce - Get interrupt coalesce settings for this device
527 * @ndev : The DaVinci EMAC network adapter
528 * @coal : ethtool coalesce settings structure
530 * Fetch the current interrupt coalesce settings
533 static int emac_get_coalesce(struct net_device *ndev,
534 struct ethtool_coalesce *coal)
536 struct emac_priv *priv = netdev_priv(ndev);
538 coal->rx_coalesce_usecs = priv->coal_intvl;
539 return 0;
544 * emac_set_coalesce - Set interrupt coalesce settings for this device
545 * @ndev : The DaVinci EMAC network adapter
546 * @coal : ethtool coalesce settings structure
548 * Set interrupt coalesce parameters
551 static int emac_set_coalesce(struct net_device *ndev,
552 struct ethtool_coalesce *coal)
554 struct emac_priv *priv = netdev_priv(ndev);
555 u32 int_ctrl, num_interrupts = 0;
556 u32 prescale = 0, addnl_dvdr = 1, coal_intvl = 0;
558 if (!coal->rx_coalesce_usecs)
559 return -EINVAL;
561 coal_intvl = coal->rx_coalesce_usecs;
563 switch (priv->version) {
564 case EMAC_VERSION_2:
565 int_ctrl = emac_ctrl_read(EMAC_DM646X_CMINTCTRL);
566 prescale = priv->bus_freq_mhz * 4;
568 if (coal_intvl < EMAC_DM646X_CMINTMIN_INTVL)
569 coal_intvl = EMAC_DM646X_CMINTMIN_INTVL;
571 if (coal_intvl > EMAC_DM646X_CMINTMAX_INTVL) {
573 * Interrupt pacer works with 4us Pulse, we can
574 * throttle further by dilating the 4us pulse.
576 addnl_dvdr = EMAC_DM646X_INTPRESCALE_MASK / prescale;
578 if (addnl_dvdr > 1) {
579 prescale *= addnl_dvdr;
580 if (coal_intvl > (EMAC_DM646X_CMINTMAX_INTVL
581 * addnl_dvdr))
582 coal_intvl = (EMAC_DM646X_CMINTMAX_INTVL
583 * addnl_dvdr);
584 } else {
585 addnl_dvdr = 1;
586 coal_intvl = EMAC_DM646X_CMINTMAX_INTVL;
590 num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
592 int_ctrl |= EMAC_DM646X_INTPACEEN;
593 int_ctrl &= (~EMAC_DM646X_INTPRESCALE_MASK);
594 int_ctrl |= (prescale & EMAC_DM646X_INTPRESCALE_MASK);
595 emac_ctrl_write(EMAC_DM646X_CMINTCTRL, int_ctrl);
597 emac_ctrl_write(EMAC_DM646X_CMRXINTMAX, num_interrupts);
598 emac_ctrl_write(EMAC_DM646X_CMTXINTMAX, num_interrupts);
600 break;
601 default:
602 int_ctrl = emac_ctrl_read(EMAC_CTRL_EWINTTCNT);
603 int_ctrl &= (~EMAC_DM644X_EWINTCNT_MASK);
604 prescale = coal_intvl * priv->bus_freq_mhz;
605 if (prescale > EMAC_DM644X_EWINTCNT_MASK) {
606 prescale = EMAC_DM644X_EWINTCNT_MASK;
607 coal_intvl = prescale / priv->bus_freq_mhz;
609 emac_ctrl_write(EMAC_CTRL_EWINTTCNT, (int_ctrl | prescale));
611 break;
614 printk(KERN_INFO"Set coalesce to %d usecs.\n", coal_intvl);
615 priv->coal_intvl = coal_intvl;
617 return 0;
622 /* ethtool_ops: DaVinci EMAC Ethtool structure
624 * Ethtool support for EMAC adapter
626 static const struct ethtool_ops ethtool_ops = {
627 .get_drvinfo = emac_get_drvinfo,
628 .get_settings = emac_get_settings,
629 .set_settings = emac_set_settings,
630 .get_link = ethtool_op_get_link,
631 .get_coalesce = emac_get_coalesce,
632 .set_coalesce = emac_set_coalesce,
633 .get_ts_info = ethtool_op_get_ts_info,
637 * emac_update_phystatus - Update Phy status
638 * @priv: The DaVinci EMAC private adapter structure
640 * Updates phy status and takes action for network queue if required
641 * based upon link status
644 static void emac_update_phystatus(struct emac_priv *priv)
646 u32 mac_control;
647 u32 new_duplex;
648 u32 cur_duplex;
649 struct net_device *ndev = priv->ndev;
651 mac_control = emac_read(EMAC_MACCONTROL);
652 cur_duplex = (mac_control & EMAC_MACCONTROL_FULLDUPLEXEN) ?
653 DUPLEX_FULL : DUPLEX_HALF;
654 if (priv->phydev)
655 new_duplex = priv->phydev->duplex;
656 else
657 new_duplex = DUPLEX_FULL;
659 /* We get called only if link has changed (speed/duplex/status) */
660 if ((priv->link) && (new_duplex != cur_duplex)) {
661 priv->duplex = new_duplex;
662 if (DUPLEX_FULL == priv->duplex)
663 mac_control |= (EMAC_MACCONTROL_FULLDUPLEXEN);
664 else
665 mac_control &= ~(EMAC_MACCONTROL_FULLDUPLEXEN);
668 if (priv->speed == SPEED_1000 && (priv->version == EMAC_VERSION_2)) {
669 mac_control = emac_read(EMAC_MACCONTROL);
670 mac_control |= (EMAC_DM646X_MACCONTORL_GIG |
671 EMAC_DM646X_MACCONTORL_GIGFORCE);
672 } else {
673 /* Clear the GIG bit and GIGFORCE bit */
674 mac_control &= ~(EMAC_DM646X_MACCONTORL_GIGFORCE |
675 EMAC_DM646X_MACCONTORL_GIG);
677 if (priv->rmii_en && (priv->speed == SPEED_100))
678 mac_control |= EMAC_MACCONTROL_RMIISPEED_MASK;
679 else
680 mac_control &= ~EMAC_MACCONTROL_RMIISPEED_MASK;
683 /* Update mac_control if changed */
684 emac_write(EMAC_MACCONTROL, mac_control);
686 if (priv->link) {
687 /* link ON */
688 if (!netif_carrier_ok(ndev))
689 netif_carrier_on(ndev);
690 /* reactivate the transmit queue if it is stopped */
691 if (netif_running(ndev) && netif_queue_stopped(ndev))
692 netif_wake_queue(ndev);
693 } else {
694 /* link OFF */
695 if (netif_carrier_ok(ndev))
696 netif_carrier_off(ndev);
697 if (!netif_queue_stopped(ndev))
698 netif_stop_queue(ndev);
703 * hash_get - Calculate hash value from mac address
704 * @addr: mac address to delete from hash table
706 * Calculates hash value from mac address
709 static u32 hash_get(u8 *addr)
711 u32 hash;
712 u8 tmpval;
713 int cnt;
714 hash = 0;
716 for (cnt = 0; cnt < 2; cnt++) {
717 tmpval = *addr++;
718 hash ^= (tmpval >> 2) ^ (tmpval << 4);
719 tmpval = *addr++;
720 hash ^= (tmpval >> 4) ^ (tmpval << 2);
721 tmpval = *addr++;
722 hash ^= (tmpval >> 6) ^ (tmpval);
725 return hash & 0x3F;
729 * hash_add - Hash function to add mac addr from hash table
730 * @priv: The DaVinci EMAC private adapter structure
731 * @mac_addr: mac address to delete from hash table
733 * Adds mac address to the internal hash table
736 static int hash_add(struct emac_priv *priv, u8 *mac_addr)
738 struct device *emac_dev = &priv->ndev->dev;
739 u32 rc = 0;
740 u32 hash_bit;
741 u32 hash_value = hash_get(mac_addr);
743 if (hash_value >= EMAC_NUM_MULTICAST_BITS) {
744 if (netif_msg_drv(priv)) {
745 dev_err(emac_dev, "DaVinci EMAC: hash_add(): Invalid "\
746 "Hash %08x, should not be greater than %08x",
747 hash_value, (EMAC_NUM_MULTICAST_BITS - 1));
749 return -1;
752 /* set the hash bit only if not previously set */
753 if (priv->multicast_hash_cnt[hash_value] == 0) {
754 rc = 1; /* hash value changed */
755 if (hash_value < 32) {
756 hash_bit = BIT(hash_value);
757 priv->mac_hash1 |= hash_bit;
758 } else {
759 hash_bit = BIT((hash_value - 32));
760 priv->mac_hash2 |= hash_bit;
764 /* incr counter for num of mcast addr's mapped to "this" hash bit */
765 ++priv->multicast_hash_cnt[hash_value];
767 return rc;
771 * hash_del - Hash function to delete mac addr from hash table
772 * @priv: The DaVinci EMAC private adapter structure
773 * @mac_addr: mac address to delete from hash table
775 * Removes mac address from the internal hash table
778 static int hash_del(struct emac_priv *priv, u8 *mac_addr)
780 u32 hash_value;
781 u32 hash_bit;
783 hash_value = hash_get(mac_addr);
784 if (priv->multicast_hash_cnt[hash_value] > 0) {
785 /* dec cntr for num of mcast addr's mapped to this hash bit */
786 --priv->multicast_hash_cnt[hash_value];
789 /* if counter still > 0, at least one multicast address refers
790 * to this hash bit. so return 0 */
791 if (priv->multicast_hash_cnt[hash_value] > 0)
792 return 0;
794 if (hash_value < 32) {
795 hash_bit = BIT(hash_value);
796 priv->mac_hash1 &= ~hash_bit;
797 } else {
798 hash_bit = BIT((hash_value - 32));
799 priv->mac_hash2 &= ~hash_bit;
802 /* return 1 to indicate change in mac_hash registers reqd */
803 return 1;
806 /* EMAC multicast operation */
807 #define EMAC_MULTICAST_ADD 0
808 #define EMAC_MULTICAST_DEL 1
809 #define EMAC_ALL_MULTI_SET 2
810 #define EMAC_ALL_MULTI_CLR 3
813 * emac_add_mcast - Set multicast address in the EMAC adapter (Internal)
814 * @priv: The DaVinci EMAC private adapter structure
815 * @action: multicast operation to perform
816 * mac_addr: mac address to set
818 * Set multicast addresses in EMAC adapter - internal function
821 static void emac_add_mcast(struct emac_priv *priv, u32 action, u8 *mac_addr)
823 struct device *emac_dev = &priv->ndev->dev;
824 int update = -1;
826 switch (action) {
827 case EMAC_MULTICAST_ADD:
828 update = hash_add(priv, mac_addr);
829 break;
830 case EMAC_MULTICAST_DEL:
831 update = hash_del(priv, mac_addr);
832 break;
833 case EMAC_ALL_MULTI_SET:
834 update = 1;
835 priv->mac_hash1 = EMAC_ALL_MULTI_REG_VALUE;
836 priv->mac_hash2 = EMAC_ALL_MULTI_REG_VALUE;
837 break;
838 case EMAC_ALL_MULTI_CLR:
839 update = 1;
840 priv->mac_hash1 = 0;
841 priv->mac_hash2 = 0;
842 memset(&(priv->multicast_hash_cnt[0]), 0,
843 sizeof(priv->multicast_hash_cnt[0]) *
844 EMAC_NUM_MULTICAST_BITS);
845 break;
846 default:
847 if (netif_msg_drv(priv))
848 dev_err(emac_dev, "DaVinci EMAC: add_mcast"\
849 ": bad operation %d", action);
850 break;
853 /* write to the hardware only if the register status chances */
854 if (update > 0) {
855 emac_write(EMAC_MACHASH1, priv->mac_hash1);
856 emac_write(EMAC_MACHASH2, priv->mac_hash2);
861 * emac_dev_mcast_set - Set multicast address in the EMAC adapter
862 * @ndev: The DaVinci EMAC network adapter
864 * Set multicast addresses in EMAC adapter
867 static void emac_dev_mcast_set(struct net_device *ndev)
869 u32 mbp_enable;
870 struct emac_priv *priv = netdev_priv(ndev);
872 mbp_enable = emac_read(EMAC_RXMBPENABLE);
873 if (ndev->flags & IFF_PROMISC) {
874 mbp_enable &= (~EMAC_MBP_PROMISCCH(EMAC_DEF_PROM_CH));
875 mbp_enable |= (EMAC_MBP_RXPROMISC);
876 } else {
877 mbp_enable = (mbp_enable & ~EMAC_MBP_RXPROMISC);
878 if ((ndev->flags & IFF_ALLMULTI) ||
879 netdev_mc_count(ndev) > EMAC_DEF_MAX_MULTICAST_ADDRESSES) {
880 mbp_enable = (mbp_enable | EMAC_MBP_RXMCAST);
881 emac_add_mcast(priv, EMAC_ALL_MULTI_SET, NULL);
882 } else if (!netdev_mc_empty(ndev)) {
883 struct netdev_hw_addr *ha;
885 mbp_enable = (mbp_enable | EMAC_MBP_RXMCAST);
886 emac_add_mcast(priv, EMAC_ALL_MULTI_CLR, NULL);
887 /* program multicast address list into EMAC hardware */
888 netdev_for_each_mc_addr(ha, ndev) {
889 emac_add_mcast(priv, EMAC_MULTICAST_ADD,
890 (u8 *) ha->addr);
892 } else {
893 mbp_enable = (mbp_enable & ~EMAC_MBP_RXMCAST);
894 emac_add_mcast(priv, EMAC_ALL_MULTI_CLR, NULL);
897 /* Set mbp config register */
898 emac_write(EMAC_RXMBPENABLE, mbp_enable);
901 /*************************************************************************
902 * EMAC Hardware manipulation
903 *************************************************************************/
906 * emac_int_disable - Disable EMAC module interrupt (from adapter)
907 * @priv: The DaVinci EMAC private adapter structure
909 * Disable EMAC interrupt on the adapter
912 static void emac_int_disable(struct emac_priv *priv)
914 if (priv->version == EMAC_VERSION_2) {
915 unsigned long flags;
917 local_irq_save(flags);
919 /* Program C0_Int_En to zero to turn off
920 * interrupts to the CPU */
921 emac_ctrl_write(EMAC_DM646X_CMRXINTEN, 0x0);
922 emac_ctrl_write(EMAC_DM646X_CMTXINTEN, 0x0);
923 /* NOTE: Rx Threshold and Misc interrupts are not disabled */
924 if (priv->int_disable)
925 priv->int_disable();
927 /* NOTE: Rx Threshold and Misc interrupts are not enabled */
929 /* ack rxen only then a new pulse will be generated */
930 emac_write(EMAC_DM646X_MACEOIVECTOR,
931 EMAC_DM646X_MAC_EOI_C0_RXEN);
933 /* ack txen- only then a new pulse will be generated */
934 emac_write(EMAC_DM646X_MACEOIVECTOR,
935 EMAC_DM646X_MAC_EOI_C0_TXEN);
937 local_irq_restore(flags);
939 } else {
940 /* Set DM644x control registers for interrupt control */
941 emac_ctrl_write(EMAC_CTRL_EWCTL, 0x0);
946 * emac_int_enable - Enable EMAC module interrupt (from adapter)
947 * @priv: The DaVinci EMAC private adapter structure
949 * Enable EMAC interrupt on the adapter
952 static void emac_int_enable(struct emac_priv *priv)
954 if (priv->version == EMAC_VERSION_2) {
955 if (priv->int_enable)
956 priv->int_enable();
958 emac_ctrl_write(EMAC_DM646X_CMRXINTEN, 0xff);
959 emac_ctrl_write(EMAC_DM646X_CMTXINTEN, 0xff);
961 /* In addition to turning on interrupt Enable, we need
962 * ack by writing appropriate values to the EOI
963 * register */
965 /* NOTE: Rx Threshold and Misc interrupts are not enabled */
966 } else {
967 /* Set DM644x control registers for interrupt control */
968 emac_ctrl_write(EMAC_CTRL_EWCTL, 0x1);
973 * emac_irq - EMAC interrupt handler
974 * @irq: interrupt number
975 * @dev_id: EMAC network adapter data structure ptr
977 * EMAC Interrupt handler - we only schedule NAPI and not process any packets
978 * here. EVen the interrupt status is checked (TX/RX/Err) in NAPI poll function
980 * Returns interrupt handled condition
982 static irqreturn_t emac_irq(int irq, void *dev_id)
984 struct net_device *ndev = (struct net_device *)dev_id;
985 struct emac_priv *priv = netdev_priv(ndev);
987 ++priv->isr_count;
988 if (likely(netif_running(priv->ndev))) {
989 emac_int_disable(priv);
990 napi_schedule(&priv->napi);
991 } else {
992 /* we are closing down, so dont process anything */
994 return IRQ_HANDLED;
997 static struct sk_buff *emac_rx_alloc(struct emac_priv *priv)
999 struct sk_buff *skb = netdev_alloc_skb(priv->ndev, priv->rx_buf_size);
1000 if (WARN_ON(!skb))
1001 return NULL;
1002 skb_reserve(skb, NET_IP_ALIGN);
1003 return skb;
1006 static void emac_rx_handler(void *token, int len, int status)
1008 struct sk_buff *skb = token;
1009 struct net_device *ndev = skb->dev;
1010 struct emac_priv *priv = netdev_priv(ndev);
1011 struct device *emac_dev = &ndev->dev;
1012 int ret;
1014 /* free and bail if we are shutting down */
1015 if (unlikely(!netif_running(ndev))) {
1016 dev_kfree_skb_any(skb);
1017 return;
1020 /* recycle on receive error */
1021 if (status < 0) {
1022 ndev->stats.rx_errors++;
1023 goto recycle;
1026 /* feed received packet up the stack */
1027 skb_put(skb, len);
1028 skb->protocol = eth_type_trans(skb, ndev);
1029 netif_receive_skb(skb);
1030 ndev->stats.rx_bytes += len;
1031 ndev->stats.rx_packets++;
1033 /* alloc a new packet for receive */
1034 skb = emac_rx_alloc(priv);
1035 if (!skb) {
1036 if (netif_msg_rx_err(priv) && net_ratelimit())
1037 dev_err(emac_dev, "failed rx buffer alloc\n");
1038 return;
1041 recycle:
1042 ret = cpdma_chan_submit(priv->rxchan, skb, skb->data,
1043 skb_tailroom(skb), 0);
1045 WARN_ON(ret == -ENOMEM);
1046 if (unlikely(ret < 0))
1047 dev_kfree_skb_any(skb);
1050 static void emac_tx_handler(void *token, int len, int status)
1052 struct sk_buff *skb = token;
1053 struct net_device *ndev = skb->dev;
1055 /* Check whether the queue is stopped due to stalled tx dma, if the
1056 * queue is stopped then start the queue as we have free desc for tx
1058 if (unlikely(netif_queue_stopped(ndev)))
1059 netif_wake_queue(ndev);
1060 ndev->stats.tx_packets++;
1061 ndev->stats.tx_bytes += len;
1062 dev_kfree_skb_any(skb);
1066 * emac_dev_xmit - EMAC Transmit function
1067 * @skb: SKB pointer
1068 * @ndev: The DaVinci EMAC network adapter
1070 * Called by the system to transmit a packet - we queue the packet in
1071 * EMAC hardware transmit queue
1073 * Returns success(NETDEV_TX_OK) or error code (typically out of desc's)
1075 static int emac_dev_xmit(struct sk_buff *skb, struct net_device *ndev)
1077 struct device *emac_dev = &ndev->dev;
1078 int ret_code;
1079 struct emac_priv *priv = netdev_priv(ndev);
1081 /* If no link, return */
1082 if (unlikely(!priv->link)) {
1083 if (netif_msg_tx_err(priv) && net_ratelimit())
1084 dev_err(emac_dev, "DaVinci EMAC: No link to transmit");
1085 goto fail_tx;
1088 ret_code = skb_padto(skb, EMAC_DEF_MIN_ETHPKTSIZE);
1089 if (unlikely(ret_code < 0)) {
1090 if (netif_msg_tx_err(priv) && net_ratelimit())
1091 dev_err(emac_dev, "DaVinci EMAC: packet pad failed");
1092 goto fail_tx;
1095 skb_tx_timestamp(skb);
1097 ret_code = cpdma_chan_submit(priv->txchan, skb, skb->data, skb->len,
1099 if (unlikely(ret_code != 0)) {
1100 if (netif_msg_tx_err(priv) && net_ratelimit())
1101 dev_err(emac_dev, "DaVinci EMAC: desc submit failed");
1102 goto fail_tx;
1105 /* If there is no more tx desc left free then we need to
1106 * tell the kernel to stop sending us tx frames.
1108 if (unlikely(!cpdma_check_free_tx_desc(priv->txchan)))
1109 netif_stop_queue(ndev);
1111 return NETDEV_TX_OK;
1113 fail_tx:
1114 ndev->stats.tx_dropped++;
1115 netif_stop_queue(ndev);
1116 return NETDEV_TX_BUSY;
1120 * emac_dev_tx_timeout - EMAC Transmit timeout function
1121 * @ndev: The DaVinci EMAC network adapter
1123 * Called when system detects that a skb timeout period has expired
1124 * potentially due to a fault in the adapter in not being able to send
1125 * it out on the wire. We teardown the TX channel assuming a hardware
1126 * error and re-initialize the TX channel for hardware operation
1129 static void emac_dev_tx_timeout(struct net_device *ndev)
1131 struct emac_priv *priv = netdev_priv(ndev);
1132 struct device *emac_dev = &ndev->dev;
1134 if (netif_msg_tx_err(priv))
1135 dev_err(emac_dev, "DaVinci EMAC: xmit timeout, restarting TX");
1137 emac_dump_regs(priv);
1139 ndev->stats.tx_errors++;
1140 emac_int_disable(priv);
1141 cpdma_chan_stop(priv->txchan);
1142 cpdma_chan_start(priv->txchan);
1143 emac_int_enable(priv);
1147 * emac_set_type0addr - Set EMAC Type0 mac address
1148 * @priv: The DaVinci EMAC private adapter structure
1149 * @ch: RX channel number
1150 * @mac_addr: MAC address to set in device
1152 * Called internally to set Type0 mac address of the adapter (Device)
1154 * Returns success (0) or appropriate error code (none as of now)
1156 static void emac_set_type0addr(struct emac_priv *priv, u32 ch, char *mac_addr)
1158 u32 val;
1159 val = ((mac_addr[5] << 8) | (mac_addr[4]));
1160 emac_write(EMAC_MACSRCADDRLO, val);
1162 val = ((mac_addr[3] << 24) | (mac_addr[2] << 16) | \
1163 (mac_addr[1] << 8) | (mac_addr[0]));
1164 emac_write(EMAC_MACSRCADDRHI, val);
1165 val = emac_read(EMAC_RXUNICASTSET);
1166 val |= BIT(ch);
1167 emac_write(EMAC_RXUNICASTSET, val);
1168 val = emac_read(EMAC_RXUNICASTCLEAR);
1169 val &= ~BIT(ch);
1170 emac_write(EMAC_RXUNICASTCLEAR, val);
1174 * emac_set_type1addr - Set EMAC Type1 mac address
1175 * @priv: The DaVinci EMAC private adapter structure
1176 * @ch: RX channel number
1177 * @mac_addr: MAC address to set in device
1179 * Called internally to set Type1 mac address of the adapter (Device)
1181 * Returns success (0) or appropriate error code (none as of now)
1183 static void emac_set_type1addr(struct emac_priv *priv, u32 ch, char *mac_addr)
1185 u32 val;
1186 emac_write(EMAC_MACINDEX, ch);
1187 val = ((mac_addr[5] << 8) | mac_addr[4]);
1188 emac_write(EMAC_MACADDRLO, val);
1189 val = ((mac_addr[3] << 24) | (mac_addr[2] << 16) | \
1190 (mac_addr[1] << 8) | (mac_addr[0]));
1191 emac_write(EMAC_MACADDRHI, val);
1192 emac_set_type0addr(priv, ch, mac_addr);
1196 * emac_set_type2addr - Set EMAC Type2 mac address
1197 * @priv: The DaVinci EMAC private adapter structure
1198 * @ch: RX channel number
1199 * @mac_addr: MAC address to set in device
1200 * @index: index into RX address entries
1201 * @match: match parameter for RX address matching logic
1203 * Called internally to set Type2 mac address of the adapter (Device)
1205 * Returns success (0) or appropriate error code (none as of now)
1207 static void emac_set_type2addr(struct emac_priv *priv, u32 ch,
1208 char *mac_addr, int index, int match)
1210 u32 val;
1211 emac_write(EMAC_MACINDEX, index);
1212 val = ((mac_addr[3] << 24) | (mac_addr[2] << 16) | \
1213 (mac_addr[1] << 8) | (mac_addr[0]));
1214 emac_write(EMAC_MACADDRHI, val);
1215 val = ((mac_addr[5] << 8) | mac_addr[4] | ((ch & 0x7) << 16) | \
1216 (match << 19) | BIT(20));
1217 emac_write(EMAC_MACADDRLO, val);
1218 emac_set_type0addr(priv, ch, mac_addr);
1222 * emac_setmac - Set mac address in the adapter (internal function)
1223 * @priv: The DaVinci EMAC private adapter structure
1224 * @ch: RX channel number
1225 * @mac_addr: MAC address to set in device
1227 * Called internally to set the mac address of the adapter (Device)
1229 * Returns success (0) or appropriate error code (none as of now)
1231 static void emac_setmac(struct emac_priv *priv, u32 ch, char *mac_addr)
1233 struct device *emac_dev = &priv->ndev->dev;
1235 if (priv->rx_addr_type == 0) {
1236 emac_set_type0addr(priv, ch, mac_addr);
1237 } else if (priv->rx_addr_type == 1) {
1238 u32 cnt;
1239 for (cnt = 0; cnt < EMAC_MAX_TXRX_CHANNELS; cnt++)
1240 emac_set_type1addr(priv, ch, mac_addr);
1241 } else if (priv->rx_addr_type == 2) {
1242 emac_set_type2addr(priv, ch, mac_addr, ch, 1);
1243 emac_set_type0addr(priv, ch, mac_addr);
1244 } else {
1245 if (netif_msg_drv(priv))
1246 dev_err(emac_dev, "DaVinci EMAC: Wrong addressing\n");
1251 * emac_dev_setmac_addr - Set mac address in the adapter
1252 * @ndev: The DaVinci EMAC network adapter
1253 * @addr: MAC address to set in device
1255 * Called by the system to set the mac address of the adapter (Device)
1257 * Returns success (0) or appropriate error code (none as of now)
1259 static int emac_dev_setmac_addr(struct net_device *ndev, void *addr)
1261 struct emac_priv *priv = netdev_priv(ndev);
1262 struct device *emac_dev = &priv->ndev->dev;
1263 struct sockaddr *sa = addr;
1265 if (!is_valid_ether_addr(sa->sa_data))
1266 return -EADDRNOTAVAIL;
1268 /* Store mac addr in priv and rx channel and set it in EMAC hw */
1269 memcpy(priv->mac_addr, sa->sa_data, ndev->addr_len);
1270 memcpy(ndev->dev_addr, sa->sa_data, ndev->addr_len);
1272 /* MAC address is configured only after the interface is enabled. */
1273 if (netif_running(ndev)) {
1274 emac_setmac(priv, EMAC_DEF_RX_CH, priv->mac_addr);
1277 if (netif_msg_drv(priv))
1278 dev_notice(emac_dev, "DaVinci EMAC: emac_dev_setmac_addr %pM\n",
1279 priv->mac_addr);
1281 return 0;
1285 * emac_hw_enable - Enable EMAC hardware for packet transmission/reception
1286 * @priv: The DaVinci EMAC private adapter structure
1288 * Enables EMAC hardware for packet processing - enables PHY, enables RX
1289 * for packet reception and enables device interrupts and then NAPI
1291 * Returns success (0) or appropriate error code (none right now)
1293 static int emac_hw_enable(struct emac_priv *priv)
1295 u32 val, mbp_enable, mac_control;
1297 /* Soft reset */
1298 emac_write(EMAC_SOFTRESET, 1);
1299 while (emac_read(EMAC_SOFTRESET))
1300 cpu_relax();
1302 /* Disable interrupt & Set pacing for more interrupts initially */
1303 emac_int_disable(priv);
1305 /* Full duplex enable bit set when auto negotiation happens */
1306 mac_control =
1307 (((EMAC_DEF_TXPRIO_FIXED) ? (EMAC_MACCONTROL_TXPTYPE) : 0x0) |
1308 ((priv->speed == 1000) ? EMAC_MACCONTROL_GIGABITEN : 0x0) |
1309 ((EMAC_DEF_TXPACING_EN) ? (EMAC_MACCONTROL_TXPACEEN) : 0x0) |
1310 ((priv->duplex == DUPLEX_FULL) ? 0x1 : 0));
1311 emac_write(EMAC_MACCONTROL, mac_control);
1313 mbp_enable =
1314 (((EMAC_DEF_PASS_CRC) ? (EMAC_RXMBP_PASSCRC_MASK) : 0x0) |
1315 ((EMAC_DEF_QOS_EN) ? (EMAC_RXMBP_QOSEN_MASK) : 0x0) |
1316 ((EMAC_DEF_NO_BUFF_CHAIN) ? (EMAC_RXMBP_NOCHAIN_MASK) : 0x0) |
1317 ((EMAC_DEF_MACCTRL_FRAME_EN) ? (EMAC_RXMBP_CMFEN_MASK) : 0x0) |
1318 ((EMAC_DEF_SHORT_FRAME_EN) ? (EMAC_RXMBP_CSFEN_MASK) : 0x0) |
1319 ((EMAC_DEF_ERROR_FRAME_EN) ? (EMAC_RXMBP_CEFEN_MASK) : 0x0) |
1320 ((EMAC_DEF_PROM_EN) ? (EMAC_RXMBP_CAFEN_MASK) : 0x0) |
1321 ((EMAC_DEF_PROM_CH & EMAC_RXMBP_CHMASK) << \
1322 EMAC_RXMBP_PROMCH_SHIFT) |
1323 ((EMAC_DEF_BCAST_EN) ? (EMAC_RXMBP_BROADEN_MASK) : 0x0) |
1324 ((EMAC_DEF_BCAST_CH & EMAC_RXMBP_CHMASK) << \
1325 EMAC_RXMBP_BROADCH_SHIFT) |
1326 ((EMAC_DEF_MCAST_EN) ? (EMAC_RXMBP_MULTIEN_MASK) : 0x0) |
1327 ((EMAC_DEF_MCAST_CH & EMAC_RXMBP_CHMASK) << \
1328 EMAC_RXMBP_MULTICH_SHIFT));
1329 emac_write(EMAC_RXMBPENABLE, mbp_enable);
1330 emac_write(EMAC_RXMAXLEN, (EMAC_DEF_MAX_FRAME_SIZE &
1331 EMAC_RX_MAX_LEN_MASK));
1332 emac_write(EMAC_RXBUFFEROFFSET, (EMAC_DEF_BUFFER_OFFSET &
1333 EMAC_RX_BUFFER_OFFSET_MASK));
1334 emac_write(EMAC_RXFILTERLOWTHRESH, 0);
1335 emac_write(EMAC_RXUNICASTCLEAR, EMAC_RX_UNICAST_CLEAR_ALL);
1336 priv->rx_addr_type = (emac_read(EMAC_MACCONFIG) >> 8) & 0xFF;
1338 emac_write(EMAC_MACINTMASKSET, EMAC_MAC_HOST_ERR_INTMASK_VAL);
1340 emac_setmac(priv, EMAC_DEF_RX_CH, priv->mac_addr);
1342 /* Enable MII */
1343 val = emac_read(EMAC_MACCONTROL);
1344 val |= (EMAC_MACCONTROL_GMIIEN);
1345 emac_write(EMAC_MACCONTROL, val);
1347 /* Enable NAPI and interrupts */
1348 napi_enable(&priv->napi);
1349 emac_int_enable(priv);
1350 return 0;
1355 * emac_poll - EMAC NAPI Poll function
1356 * @ndev: The DaVinci EMAC network adapter
1357 * @budget: Number of receive packets to process (as told by NAPI layer)
1359 * NAPI Poll function implemented to process packets as per budget. We check
1360 * the type of interrupt on the device and accordingly call the TX or RX
1361 * packet processing functions. We follow the budget for RX processing and
1362 * also put a cap on number of TX pkts processed through config param. The
1363 * NAPI schedule function is called if more packets pending.
1365 * Returns number of packets received (in most cases; else TX pkts - rarely)
1367 static int emac_poll(struct napi_struct *napi, int budget)
1369 unsigned int mask;
1370 struct emac_priv *priv = container_of(napi, struct emac_priv, napi);
1371 struct net_device *ndev = priv->ndev;
1372 struct device *emac_dev = &ndev->dev;
1373 u32 status = 0;
1374 u32 num_tx_pkts = 0, num_rx_pkts = 0;
1376 /* Check interrupt vectors and call packet processing */
1377 status = emac_read(EMAC_MACINVECTOR);
1379 mask = EMAC_DM644X_MAC_IN_VECTOR_TX_INT_VEC;
1381 if (priv->version == EMAC_VERSION_2)
1382 mask = EMAC_DM646X_MAC_IN_VECTOR_TX_INT_VEC;
1384 if (status & mask) {
1385 num_tx_pkts = cpdma_chan_process(priv->txchan,
1386 EMAC_DEF_TX_MAX_SERVICE);
1387 } /* TX processing */
1389 mask = EMAC_DM644X_MAC_IN_VECTOR_RX_INT_VEC;
1391 if (priv->version == EMAC_VERSION_2)
1392 mask = EMAC_DM646X_MAC_IN_VECTOR_RX_INT_VEC;
1394 if (status & mask) {
1395 num_rx_pkts = cpdma_chan_process(priv->rxchan, budget);
1396 } /* RX processing */
1398 mask = EMAC_DM644X_MAC_IN_VECTOR_HOST_INT;
1399 if (priv->version == EMAC_VERSION_2)
1400 mask = EMAC_DM646X_MAC_IN_VECTOR_HOST_INT;
1402 if (unlikely(status & mask)) {
1403 u32 ch, cause;
1404 dev_err(emac_dev, "DaVinci EMAC: Fatal Hardware Error\n");
1405 netif_stop_queue(ndev);
1406 napi_disable(&priv->napi);
1408 status = emac_read(EMAC_MACSTATUS);
1409 cause = ((status & EMAC_MACSTATUS_TXERRCODE_MASK) >>
1410 EMAC_MACSTATUS_TXERRCODE_SHIFT);
1411 if (cause) {
1412 ch = ((status & EMAC_MACSTATUS_TXERRCH_MASK) >>
1413 EMAC_MACSTATUS_TXERRCH_SHIFT);
1414 if (net_ratelimit()) {
1415 dev_err(emac_dev, "TX Host error %s on ch=%d\n",
1416 &emac_txhost_errcodes[cause][0], ch);
1419 cause = ((status & EMAC_MACSTATUS_RXERRCODE_MASK) >>
1420 EMAC_MACSTATUS_RXERRCODE_SHIFT);
1421 if (cause) {
1422 ch = ((status & EMAC_MACSTATUS_RXERRCH_MASK) >>
1423 EMAC_MACSTATUS_RXERRCH_SHIFT);
1424 if (netif_msg_hw(priv) && net_ratelimit())
1425 dev_err(emac_dev, "RX Host error %s on ch=%d\n",
1426 &emac_rxhost_errcodes[cause][0], ch);
1428 } else if (num_rx_pkts < budget) {
1429 napi_complete(napi);
1430 emac_int_enable(priv);
1433 return num_rx_pkts;
1436 #ifdef CONFIG_NET_POLL_CONTROLLER
1438 * emac_poll_controller - EMAC Poll controller function
1439 * @ndev: The DaVinci EMAC network adapter
1441 * Polled functionality used by netconsole and others in non interrupt mode
1444 static void emac_poll_controller(struct net_device *ndev)
1446 struct emac_priv *priv = netdev_priv(ndev);
1448 emac_int_disable(priv);
1449 emac_irq(ndev->irq, ndev);
1450 emac_int_enable(priv);
1452 #endif
1454 static void emac_adjust_link(struct net_device *ndev)
1456 struct emac_priv *priv = netdev_priv(ndev);
1457 struct phy_device *phydev = priv->phydev;
1458 unsigned long flags;
1459 int new_state = 0;
1461 spin_lock_irqsave(&priv->lock, flags);
1463 if (phydev->link) {
1464 /* check the mode of operation - full/half duplex */
1465 if (phydev->duplex != priv->duplex) {
1466 new_state = 1;
1467 priv->duplex = phydev->duplex;
1469 if (phydev->speed != priv->speed) {
1470 new_state = 1;
1471 priv->speed = phydev->speed;
1473 if (!priv->link) {
1474 new_state = 1;
1475 priv->link = 1;
1478 } else if (priv->link) {
1479 new_state = 1;
1480 priv->link = 0;
1481 priv->speed = 0;
1482 priv->duplex = ~0;
1484 if (new_state) {
1485 emac_update_phystatus(priv);
1486 phy_print_status(priv->phydev);
1489 spin_unlock_irqrestore(&priv->lock, flags);
1492 /*************************************************************************
1493 * Linux Driver Model
1494 *************************************************************************/
1497 * emac_devioctl - EMAC adapter ioctl
1498 * @ndev: The DaVinci EMAC network adapter
1499 * @ifrq: request parameter
1500 * @cmd: command parameter
1502 * EMAC driver ioctl function
1504 * Returns success(0) or appropriate error code
1506 static int emac_devioctl(struct net_device *ndev, struct ifreq *ifrq, int cmd)
1508 struct emac_priv *priv = netdev_priv(ndev);
1510 if (!(netif_running(ndev)))
1511 return -EINVAL;
1513 /* TODO: Add phy read and write and private statistics get feature */
1515 return phy_mii_ioctl(priv->phydev, ifrq, cmd);
1518 static int match_first_device(struct device *dev, void *data)
1520 return !strncmp(dev_name(dev), "davinci_mdio", 12);
1524 * emac_dev_open - EMAC device open
1525 * @ndev: The DaVinci EMAC network adapter
1527 * Called when system wants to start the interface. We init TX/RX channels
1528 * and enable the hardware for packet reception/transmission and start the
1529 * network queue.
1531 * Returns 0 for a successful open, or appropriate error code
1533 static int emac_dev_open(struct net_device *ndev)
1535 struct device *emac_dev = &ndev->dev;
1536 u32 cnt;
1537 struct resource *res;
1538 int q, m, ret;
1539 int res_num = 0, irq_num = 0;
1540 int i = 0;
1541 struct emac_priv *priv = netdev_priv(ndev);
1543 ret = pm_runtime_get_sync(&priv->pdev->dev);
1544 if (ret < 0) {
1545 pm_runtime_put_noidle(&priv->pdev->dev);
1546 dev_err(&priv->pdev->dev, "%s: failed to get_sync(%d)\n",
1547 __func__, ret);
1548 return ret;
1551 netif_carrier_off(ndev);
1552 for (cnt = 0; cnt < ETH_ALEN; cnt++)
1553 ndev->dev_addr[cnt] = priv->mac_addr[cnt];
1555 /* Configuration items */
1556 priv->rx_buf_size = EMAC_DEF_MAX_FRAME_SIZE + NET_IP_ALIGN;
1558 priv->mac_hash1 = 0;
1559 priv->mac_hash2 = 0;
1560 emac_write(EMAC_MACHASH1, 0);
1561 emac_write(EMAC_MACHASH2, 0);
1563 for (i = 0; i < EMAC_DEF_RX_NUM_DESC; i++) {
1564 struct sk_buff *skb = emac_rx_alloc(priv);
1566 if (!skb)
1567 break;
1569 ret = cpdma_chan_submit(priv->rxchan, skb, skb->data,
1570 skb_tailroom(skb), 0);
1571 if (WARN_ON(ret < 0))
1572 break;
1575 /* Request IRQ */
1576 while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ,
1577 res_num))) {
1578 for (irq_num = res->start; irq_num <= res->end; irq_num++) {
1579 if (request_irq(irq_num, emac_irq, 0, ndev->name,
1580 ndev)) {
1581 dev_err(emac_dev,
1582 "DaVinci EMAC: request_irq() failed\n");
1583 ret = -EBUSY;
1585 goto rollback;
1588 res_num++;
1590 /* prepare counters for rollback in case of an error */
1591 res_num--;
1592 irq_num--;
1594 /* Start/Enable EMAC hardware */
1595 emac_hw_enable(priv);
1597 /* Enable Interrupt pacing if configured */
1598 if (priv->coal_intvl != 0) {
1599 struct ethtool_coalesce coal;
1601 coal.rx_coalesce_usecs = (priv->coal_intvl << 4);
1602 emac_set_coalesce(ndev, &coal);
1605 cpdma_ctlr_start(priv->dma);
1607 priv->phydev = NULL;
1609 if (priv->phy_node) {
1610 priv->phydev = of_phy_connect(ndev, priv->phy_node,
1611 &emac_adjust_link, 0, 0);
1612 if (!priv->phydev) {
1613 dev_err(emac_dev, "could not connect to phy %s\n",
1614 priv->phy_node->full_name);
1615 ret = -ENODEV;
1616 goto err;
1620 /* use the first phy on the bus if pdata did not give us a phy id */
1621 if (!priv->phydev && !priv->phy_id) {
1622 struct device *phy;
1624 phy = bus_find_device(&mdio_bus_type, NULL, NULL,
1625 match_first_device);
1626 if (phy)
1627 priv->phy_id = dev_name(phy);
1630 if (!priv->phydev && priv->phy_id && *priv->phy_id) {
1631 priv->phydev = phy_connect(ndev, priv->phy_id,
1632 &emac_adjust_link,
1633 PHY_INTERFACE_MODE_MII);
1635 if (IS_ERR(priv->phydev)) {
1636 dev_err(emac_dev, "could not connect to phy %s\n",
1637 priv->phy_id);
1638 ret = PTR_ERR(priv->phydev);
1639 priv->phydev = NULL;
1640 goto err;
1643 priv->link = 0;
1644 priv->speed = 0;
1645 priv->duplex = ~0;
1647 dev_info(emac_dev, "attached PHY driver [%s] "
1648 "(mii_bus:phy_addr=%s, id=%x)\n",
1649 priv->phydev->drv->name, dev_name(&priv->phydev->dev),
1650 priv->phydev->phy_id);
1653 if (!priv->phydev) {
1654 /* No PHY , fix the link, speed and duplex settings */
1655 dev_notice(emac_dev, "no phy, defaulting to 100/full\n");
1656 priv->link = 1;
1657 priv->speed = SPEED_100;
1658 priv->duplex = DUPLEX_FULL;
1659 emac_update_phystatus(priv);
1662 if (!netif_running(ndev)) /* debug only - to avoid compiler warning */
1663 emac_dump_regs(priv);
1665 if (netif_msg_drv(priv))
1666 dev_notice(emac_dev, "DaVinci EMAC: Opened %s\n", ndev->name);
1668 if (priv->phydev)
1669 phy_start(priv->phydev);
1671 return 0;
1673 err:
1674 emac_int_disable(priv);
1675 napi_disable(&priv->napi);
1677 rollback:
1678 for (q = res_num; q >= 0; q--) {
1679 res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, q);
1680 /* at the first iteration, irq_num is already set to the
1681 * right value
1683 if (q != res_num)
1684 irq_num = res->end;
1686 for (m = irq_num; m >= res->start; m--)
1687 free_irq(m, ndev);
1689 cpdma_ctlr_stop(priv->dma);
1690 pm_runtime_put(&priv->pdev->dev);
1691 return ret;
1695 * emac_dev_stop - EMAC device stop
1696 * @ndev: The DaVinci EMAC network adapter
1698 * Called when system wants to stop or down the interface. We stop the network
1699 * queue, disable interrupts and cleanup TX/RX channels.
1701 * We return the statistics in net_device_stats structure pulled from emac
1703 static int emac_dev_stop(struct net_device *ndev)
1705 struct resource *res;
1706 int i = 0;
1707 int irq_num;
1708 struct emac_priv *priv = netdev_priv(ndev);
1709 struct device *emac_dev = &ndev->dev;
1711 /* inform the upper layers. */
1712 netif_stop_queue(ndev);
1713 napi_disable(&priv->napi);
1715 netif_carrier_off(ndev);
1716 emac_int_disable(priv);
1717 cpdma_ctlr_stop(priv->dma);
1718 emac_write(EMAC_SOFTRESET, 1);
1720 if (priv->phydev)
1721 phy_disconnect(priv->phydev);
1723 /* Free IRQ */
1724 while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, i))) {
1725 for (irq_num = res->start; irq_num <= res->end; irq_num++)
1726 free_irq(irq_num, priv->ndev);
1727 i++;
1730 if (netif_msg_drv(priv))
1731 dev_notice(emac_dev, "DaVinci EMAC: %s stopped\n", ndev->name);
1733 pm_runtime_put(&priv->pdev->dev);
1734 return 0;
1738 * emac_dev_getnetstats - EMAC get statistics function
1739 * @ndev: The DaVinci EMAC network adapter
1741 * Called when system wants to get statistics from the device.
1743 * We return the statistics in net_device_stats structure pulled from emac
1745 static struct net_device_stats *emac_dev_getnetstats(struct net_device *ndev)
1747 struct emac_priv *priv = netdev_priv(ndev);
1748 u32 mac_control;
1749 u32 stats_clear_mask;
1750 int err;
1752 err = pm_runtime_get_sync(&priv->pdev->dev);
1753 if (err < 0) {
1754 pm_runtime_put_noidle(&priv->pdev->dev);
1755 dev_err(&priv->pdev->dev, "%s: failed to get_sync(%d)\n",
1756 __func__, err);
1757 return &ndev->stats;
1760 /* update emac hardware stats and reset the registers*/
1762 mac_control = emac_read(EMAC_MACCONTROL);
1764 if (mac_control & EMAC_MACCONTROL_GMIIEN)
1765 stats_clear_mask = EMAC_STATS_CLR_MASK;
1766 else
1767 stats_clear_mask = 0;
1769 ndev->stats.multicast += emac_read(EMAC_RXMCASTFRAMES);
1770 emac_write(EMAC_RXMCASTFRAMES, stats_clear_mask);
1772 ndev->stats.collisions += (emac_read(EMAC_TXCOLLISION) +
1773 emac_read(EMAC_TXSINGLECOLL) +
1774 emac_read(EMAC_TXMULTICOLL));
1775 emac_write(EMAC_TXCOLLISION, stats_clear_mask);
1776 emac_write(EMAC_TXSINGLECOLL, stats_clear_mask);
1777 emac_write(EMAC_TXMULTICOLL, stats_clear_mask);
1779 ndev->stats.rx_length_errors += (emac_read(EMAC_RXOVERSIZED) +
1780 emac_read(EMAC_RXJABBER) +
1781 emac_read(EMAC_RXUNDERSIZED));
1782 emac_write(EMAC_RXOVERSIZED, stats_clear_mask);
1783 emac_write(EMAC_RXJABBER, stats_clear_mask);
1784 emac_write(EMAC_RXUNDERSIZED, stats_clear_mask);
1786 ndev->stats.rx_over_errors += (emac_read(EMAC_RXSOFOVERRUNS) +
1787 emac_read(EMAC_RXMOFOVERRUNS));
1788 emac_write(EMAC_RXSOFOVERRUNS, stats_clear_mask);
1789 emac_write(EMAC_RXMOFOVERRUNS, stats_clear_mask);
1791 ndev->stats.rx_fifo_errors += emac_read(EMAC_RXDMAOVERRUNS);
1792 emac_write(EMAC_RXDMAOVERRUNS, stats_clear_mask);
1794 ndev->stats.tx_carrier_errors +=
1795 emac_read(EMAC_TXCARRIERSENSE);
1796 emac_write(EMAC_TXCARRIERSENSE, stats_clear_mask);
1798 ndev->stats.tx_fifo_errors += emac_read(EMAC_TXUNDERRUN);
1799 emac_write(EMAC_TXUNDERRUN, stats_clear_mask);
1801 pm_runtime_put(&priv->pdev->dev);
1803 return &ndev->stats;
1806 static const struct net_device_ops emac_netdev_ops = {
1807 .ndo_open = emac_dev_open,
1808 .ndo_stop = emac_dev_stop,
1809 .ndo_start_xmit = emac_dev_xmit,
1810 .ndo_set_rx_mode = emac_dev_mcast_set,
1811 .ndo_set_mac_address = emac_dev_setmac_addr,
1812 .ndo_do_ioctl = emac_devioctl,
1813 .ndo_tx_timeout = emac_dev_tx_timeout,
1814 .ndo_get_stats = emac_dev_getnetstats,
1815 #ifdef CONFIG_NET_POLL_CONTROLLER
1816 .ndo_poll_controller = emac_poll_controller,
1817 #endif
1820 static const struct of_device_id davinci_emac_of_match[];
1822 static struct emac_platform_data *
1823 davinci_emac_of_get_pdata(struct platform_device *pdev, struct emac_priv *priv)
1825 struct device_node *np;
1826 const struct of_device_id *match;
1827 const struct emac_platform_data *auxdata;
1828 struct emac_platform_data *pdata = NULL;
1829 const u8 *mac_addr;
1831 if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
1832 return dev_get_platdata(&pdev->dev);
1834 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1835 if (!pdata)
1836 return NULL;
1838 np = pdev->dev.of_node;
1839 pdata->version = EMAC_VERSION_2;
1841 if (!is_valid_ether_addr(pdata->mac_addr)) {
1842 mac_addr = of_get_mac_address(np);
1843 if (mac_addr)
1844 ether_addr_copy(pdata->mac_addr, mac_addr);
1847 of_property_read_u32(np, "ti,davinci-ctrl-reg-offset",
1848 &pdata->ctrl_reg_offset);
1850 of_property_read_u32(np, "ti,davinci-ctrl-mod-reg-offset",
1851 &pdata->ctrl_mod_reg_offset);
1853 of_property_read_u32(np, "ti,davinci-ctrl-ram-offset",
1854 &pdata->ctrl_ram_offset);
1856 of_property_read_u32(np, "ti,davinci-ctrl-ram-size",
1857 &pdata->ctrl_ram_size);
1859 of_property_read_u8(np, "ti,davinci-rmii-en", &pdata->rmii_en);
1861 pdata->no_bd_ram = of_property_read_bool(np, "ti,davinci-no-bd-ram");
1863 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
1864 if (!priv->phy_node) {
1865 if (!of_phy_is_fixed_link(np))
1866 pdata->phy_id = NULL;
1867 else if (of_phy_register_fixed_link(np) >= 0)
1868 priv->phy_node = of_node_get(np);
1871 auxdata = pdev->dev.platform_data;
1872 if (auxdata) {
1873 pdata->interrupt_enable = auxdata->interrupt_enable;
1874 pdata->interrupt_disable = auxdata->interrupt_disable;
1877 match = of_match_device(davinci_emac_of_match, &pdev->dev);
1878 if (match && match->data) {
1879 auxdata = match->data;
1880 pdata->version = auxdata->version;
1881 pdata->hw_ram_addr = auxdata->hw_ram_addr;
1884 pdev->dev.platform_data = pdata;
1886 return pdata;
1889 static int davinci_emac_try_get_mac(struct platform_device *pdev,
1890 int instance, u8 *mac_addr)
1892 if (!pdev->dev.of_node)
1893 return -EINVAL;
1895 return ti_cm_get_macid(&pdev->dev, instance, mac_addr);
1899 * davinci_emac_probe - EMAC device probe
1900 * @pdev: The DaVinci EMAC device that we are removing
1902 * Called when probing for emac devicesr. We get details of instances and
1903 * resource information from platform init and register a network device
1904 * and allocate resources necessary for driver to perform
1906 static int davinci_emac_probe(struct platform_device *pdev)
1908 int rc = 0;
1909 struct resource *res, *res_ctrl;
1910 struct net_device *ndev;
1911 struct emac_priv *priv;
1912 unsigned long hw_ram_addr;
1913 struct emac_platform_data *pdata;
1914 struct cpdma_params dma_params;
1915 struct clk *emac_clk;
1916 unsigned long emac_bus_frequency;
1919 /* obtain emac clock from kernel */
1920 emac_clk = devm_clk_get(&pdev->dev, NULL);
1921 if (IS_ERR(emac_clk)) {
1922 dev_err(&pdev->dev, "failed to get EMAC clock\n");
1923 return -EBUSY;
1925 emac_bus_frequency = clk_get_rate(emac_clk);
1926 devm_clk_put(&pdev->dev, emac_clk);
1928 /* TODO: Probe PHY here if possible */
1930 ndev = alloc_etherdev(sizeof(struct emac_priv));
1931 if (!ndev)
1932 return -ENOMEM;
1934 platform_set_drvdata(pdev, ndev);
1935 priv = netdev_priv(ndev);
1936 priv->pdev = pdev;
1937 priv->ndev = ndev;
1938 priv->msg_enable = netif_msg_init(debug_level, DAVINCI_EMAC_DEBUG);
1940 spin_lock_init(&priv->lock);
1942 pdata = davinci_emac_of_get_pdata(pdev, priv);
1943 if (!pdata) {
1944 dev_err(&pdev->dev, "no platform data\n");
1945 rc = -ENODEV;
1946 goto no_pdata;
1949 /* MAC addr and PHY mask , RMII enable info from platform_data */
1950 memcpy(priv->mac_addr, pdata->mac_addr, ETH_ALEN);
1951 priv->phy_id = pdata->phy_id;
1952 priv->rmii_en = pdata->rmii_en;
1953 priv->version = pdata->version;
1954 priv->int_enable = pdata->interrupt_enable;
1955 priv->int_disable = pdata->interrupt_disable;
1957 priv->coal_intvl = 0;
1958 priv->bus_freq_mhz = (u32)(emac_bus_frequency / 1000000);
1960 /* Get EMAC platform data */
1961 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1962 priv->emac_base_phys = res->start + pdata->ctrl_reg_offset;
1963 priv->remap_addr = devm_ioremap_resource(&pdev->dev, res);
1964 if (IS_ERR(priv->remap_addr)) {
1965 rc = PTR_ERR(priv->remap_addr);
1966 goto no_pdata;
1969 res_ctrl = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1970 if (res_ctrl) {
1971 priv->ctrl_base =
1972 devm_ioremap_resource(&pdev->dev, res_ctrl);
1973 if (IS_ERR(priv->ctrl_base)) {
1974 rc = PTR_ERR(priv->ctrl_base);
1975 goto no_pdata;
1977 } else {
1978 priv->ctrl_base = priv->remap_addr + pdata->ctrl_mod_reg_offset;
1981 priv->emac_base = priv->remap_addr + pdata->ctrl_reg_offset;
1982 ndev->base_addr = (unsigned long)priv->remap_addr;
1984 hw_ram_addr = pdata->hw_ram_addr;
1985 if (!hw_ram_addr)
1986 hw_ram_addr = (u32 __force)res->start + pdata->ctrl_ram_offset;
1988 memset(&dma_params, 0, sizeof(dma_params));
1989 dma_params.dev = &pdev->dev;
1990 dma_params.dmaregs = priv->emac_base;
1991 dma_params.rxthresh = priv->emac_base + 0x120;
1992 dma_params.rxfree = priv->emac_base + 0x140;
1993 dma_params.txhdp = priv->emac_base + 0x600;
1994 dma_params.rxhdp = priv->emac_base + 0x620;
1995 dma_params.txcp = priv->emac_base + 0x640;
1996 dma_params.rxcp = priv->emac_base + 0x660;
1997 dma_params.num_chan = EMAC_MAX_TXRX_CHANNELS;
1998 dma_params.min_packet_size = EMAC_DEF_MIN_ETHPKTSIZE;
1999 dma_params.desc_hw_addr = hw_ram_addr;
2000 dma_params.desc_mem_size = pdata->ctrl_ram_size;
2001 dma_params.desc_align = 16;
2003 dma_params.desc_mem_phys = pdata->no_bd_ram ? 0 :
2004 (u32 __force)res->start + pdata->ctrl_ram_offset;
2006 priv->dma = cpdma_ctlr_create(&dma_params);
2007 if (!priv->dma) {
2008 dev_err(&pdev->dev, "error initializing DMA\n");
2009 rc = -ENOMEM;
2010 goto no_pdata;
2013 priv->txchan = cpdma_chan_create(priv->dma, tx_chan_num(EMAC_DEF_TX_CH),
2014 emac_tx_handler);
2015 priv->rxchan = cpdma_chan_create(priv->dma, rx_chan_num(EMAC_DEF_RX_CH),
2016 emac_rx_handler);
2017 if (WARN_ON(!priv->txchan || !priv->rxchan)) {
2018 rc = -ENOMEM;
2019 goto no_cpdma_chan;
2022 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
2023 if (!res) {
2024 dev_err(&pdev->dev, "error getting irq res\n");
2025 rc = -ENOENT;
2026 goto no_cpdma_chan;
2028 ndev->irq = res->start;
2030 rc = davinci_emac_try_get_mac(pdev, res_ctrl ? 0 : 1, priv->mac_addr);
2031 if (!rc)
2032 ether_addr_copy(ndev->dev_addr, priv->mac_addr);
2034 if (!is_valid_ether_addr(priv->mac_addr)) {
2035 /* Use random MAC if none passed */
2036 eth_hw_addr_random(ndev);
2037 memcpy(priv->mac_addr, ndev->dev_addr, ndev->addr_len);
2038 dev_warn(&pdev->dev, "using random MAC addr: %pM\n",
2039 priv->mac_addr);
2042 ndev->netdev_ops = &emac_netdev_ops;
2043 ndev->ethtool_ops = &ethtool_ops;
2044 netif_napi_add(ndev, &priv->napi, emac_poll, EMAC_POLL_WEIGHT);
2046 pm_runtime_enable(&pdev->dev);
2047 rc = pm_runtime_get_sync(&pdev->dev);
2048 if (rc < 0) {
2049 pm_runtime_put_noidle(&pdev->dev);
2050 dev_err(&pdev->dev, "%s: failed to get_sync(%d)\n",
2051 __func__, rc);
2052 goto no_cpdma_chan;
2055 /* register the network device */
2056 SET_NETDEV_DEV(ndev, &pdev->dev);
2057 rc = register_netdev(ndev);
2058 if (rc) {
2059 dev_err(&pdev->dev, "error in register_netdev\n");
2060 rc = -ENODEV;
2061 pm_runtime_put(&pdev->dev);
2062 goto no_cpdma_chan;
2066 if (netif_msg_probe(priv)) {
2067 dev_notice(&pdev->dev, "DaVinci EMAC Probe found device "
2068 "(regs: %p, irq: %d)\n",
2069 (void *)priv->emac_base_phys, ndev->irq);
2071 pm_runtime_put(&pdev->dev);
2073 return 0;
2075 no_cpdma_chan:
2076 if (priv->txchan)
2077 cpdma_chan_destroy(priv->txchan);
2078 if (priv->rxchan)
2079 cpdma_chan_destroy(priv->rxchan);
2080 cpdma_ctlr_destroy(priv->dma);
2081 no_pdata:
2082 free_netdev(ndev);
2083 return rc;
2087 * davinci_emac_remove - EMAC device remove
2088 * @pdev: The DaVinci EMAC device that we are removing
2090 * Called when removing the device driver. We disable clock usage and release
2091 * the resources taken up by the driver and unregister network device
2093 static int davinci_emac_remove(struct platform_device *pdev)
2095 struct net_device *ndev = platform_get_drvdata(pdev);
2096 struct emac_priv *priv = netdev_priv(ndev);
2098 dev_notice(&ndev->dev, "DaVinci EMAC: davinci_emac_remove()\n");
2100 if (priv->txchan)
2101 cpdma_chan_destroy(priv->txchan);
2102 if (priv->rxchan)
2103 cpdma_chan_destroy(priv->rxchan);
2104 cpdma_ctlr_destroy(priv->dma);
2106 unregister_netdev(ndev);
2107 free_netdev(ndev);
2109 return 0;
2112 static int davinci_emac_suspend(struct device *dev)
2114 struct platform_device *pdev = to_platform_device(dev);
2115 struct net_device *ndev = platform_get_drvdata(pdev);
2117 if (netif_running(ndev))
2118 emac_dev_stop(ndev);
2120 return 0;
2123 static int davinci_emac_resume(struct device *dev)
2125 struct platform_device *pdev = to_platform_device(dev);
2126 struct net_device *ndev = platform_get_drvdata(pdev);
2128 if (netif_running(ndev))
2129 emac_dev_open(ndev);
2131 return 0;
2134 static const struct dev_pm_ops davinci_emac_pm_ops = {
2135 .suspend = davinci_emac_suspend,
2136 .resume = davinci_emac_resume,
2139 #if IS_ENABLED(CONFIG_OF)
2140 static const struct emac_platform_data am3517_emac_data = {
2141 .version = EMAC_VERSION_2,
2142 .hw_ram_addr = 0x01e20000,
2145 static const struct emac_platform_data dm816_emac_data = {
2146 .version = EMAC_VERSION_2,
2149 static const struct of_device_id davinci_emac_of_match[] = {
2150 {.compatible = "ti,davinci-dm6467-emac", },
2151 {.compatible = "ti,am3517-emac", .data = &am3517_emac_data, },
2152 {.compatible = "ti,dm816-emac", .data = &dm816_emac_data, },
2155 MODULE_DEVICE_TABLE(of, davinci_emac_of_match);
2156 #endif
2158 /* davinci_emac_driver: EMAC platform driver structure */
2159 static struct platform_driver davinci_emac_driver = {
2160 .driver = {
2161 .name = "davinci_emac",
2162 .pm = &davinci_emac_pm_ops,
2163 .of_match_table = of_match_ptr(davinci_emac_of_match),
2165 .probe = davinci_emac_probe,
2166 .remove = davinci_emac_remove,
2170 * davinci_emac_init - EMAC driver module init
2172 * Called when initializing the driver. We register the driver with
2173 * the platform.
2175 static int __init davinci_emac_init(void)
2177 return platform_driver_register(&davinci_emac_driver);
2179 late_initcall(davinci_emac_init);
2182 * davinci_emac_exit - EMAC driver module exit
2184 * Called when exiting the driver completely. We unregister the driver with
2185 * the platform and exit
2187 static void __exit davinci_emac_exit(void)
2189 platform_driver_unregister(&davinci_emac_driver);
2191 module_exit(davinci_emac_exit);
2193 MODULE_LICENSE("GPL");
2194 MODULE_AUTHOR("DaVinci EMAC Maintainer: Anant Gole <anantgole@ti.com>");
2195 MODULE_AUTHOR("DaVinci EMAC Maintainer: Chaithrika U S <chaithrika@ti.com>");
2196 MODULE_DESCRIPTION("DaVinci EMAC Ethernet driver");