2 * Copyright Altera Corporation (C) 2013-2015. All rights reserved
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * You should have received a copy of the GNU General Public License along with
14 * this program. If not, see <http://www.gnu.org/licenses/>.
17 #include <linux/delay.h>
18 #include <linux/interrupt.h>
19 #include <linux/irqchip/chained_irq.h>
20 #include <linux/module.h>
21 #include <linux/of_address.h>
22 #include <linux/of_irq.h>
23 #include <linux/of_pci.h>
24 #include <linux/pci.h>
25 #include <linux/platform_device.h>
26 #include <linux/slab.h>
28 #define RP_TX_REG0 0x2000
29 #define RP_TX_REG1 0x2004
30 #define RP_TX_CNTRL 0x2008
33 #define RP_RXCPL_STATUS 0x2010
34 #define RP_RXCPL_EOP 0x2
35 #define RP_RXCPL_SOP 0x1
36 #define RP_RXCPL_REG0 0x2014
37 #define RP_RXCPL_REG1 0x2018
38 #define P2A_INT_STATUS 0x3060
39 #define P2A_INT_STS_ALL 0xf
40 #define P2A_INT_ENABLE 0x3070
41 #define P2A_INT_ENA_ALL 0xf
42 #define RP_LTSSM 0x3c64
45 /* TLP configuration type 0 and 1 */
46 #define TLP_FMTTYPE_CFGRD0 0x04 /* Configuration Read Type 0 */
47 #define TLP_FMTTYPE_CFGWR0 0x44 /* Configuration Write Type 0 */
48 #define TLP_FMTTYPE_CFGRD1 0x05 /* Configuration Read Type 1 */
49 #define TLP_FMTTYPE_CFGWR1 0x45 /* Configuration Write Type 1 */
50 #define TLP_PAYLOAD_SIZE 0x01
51 #define TLP_READ_TAG 0x1d
52 #define TLP_WRITE_TAG 0x10
53 #define TLP_CFG_DW0(fmttype) (((fmttype) << 24) | TLP_PAYLOAD_SIZE)
54 #define TLP_CFG_DW1(reqid, tag, be) (((reqid) << 16) | (tag << 8) | (be))
55 #define TLP_CFG_DW2(bus, devfn, offset) \
56 (((bus) << 24) | ((devfn) << 16) | (offset))
57 #define TLP_REQ_ID(bus, devfn) (((bus) << 8) | (devfn))
58 #define TLP_COMP_STATUS(s) (((s) >> 12) & 7)
59 #define TLP_HDR_SIZE 3
68 struct platform_device
*pdev
;
69 void __iomem
*cra_base
;
72 struct irq_domain
*irq_domain
;
73 struct resource bus_range
;
74 struct list_head resources
;
77 struct tlp_rp_regpair_t
{
83 static void altera_pcie_retrain(struct pci_dev
*dev
)
85 u16 linkcap
, linkstat
;
88 * Set the retrain bit if the PCIe rootport support > 2.5GB/s, but
89 * current speed is 2.5 GB/s.
91 pcie_capability_read_word(dev
, PCI_EXP_LNKCAP
, &linkcap
);
93 if ((linkcap
& PCI_EXP_LNKCAP_SLS
) <= PCI_EXP_LNKCAP_SLS_2_5GB
)
96 pcie_capability_read_word(dev
, PCI_EXP_LNKSTA
, &linkstat
);
97 if ((linkstat
& PCI_EXP_LNKSTA_CLS
) == PCI_EXP_LNKSTA_CLS_2_5GB
)
98 pcie_capability_set_word(dev
, PCI_EXP_LNKCTL
,
101 DECLARE_PCI_FIXUP_EARLY(0x1172, PCI_ANY_ID
, altera_pcie_retrain
);
104 * Altera PCIe port uses BAR0 of RC's configuration space as the translation
105 * from PCI bus to native BUS. Entire DDR region is mapped into PCIe space
106 * using these registers, so it can be reached by DMA from EP devices.
107 * This BAR0 will also access to MSI vector when receiving MSI/MSIX interrupt
108 * from EP devices, eventually trigger interrupt to GIC. The BAR0 of bridge
109 * should be hidden during enumeration to avoid the sizing and resource
110 * allocation by PCIe core.
112 static bool altera_pcie_hide_rc_bar(struct pci_bus
*bus
, unsigned int devfn
,
115 if (pci_is_root_bus(bus
) && (devfn
== 0) &&
116 (offset
== PCI_BASE_ADDRESS_0
))
122 static inline void cra_writel(struct altera_pcie
*pcie
, const u32 value
,
125 writel_relaxed(value
, pcie
->cra_base
+ reg
);
128 static inline u32
cra_readl(struct altera_pcie
*pcie
, const u32 reg
)
130 return readl_relaxed(pcie
->cra_base
+ reg
);
133 static void tlp_write_tx(struct altera_pcie
*pcie
,
134 struct tlp_rp_regpair_t
*tlp_rp_regdata
)
136 cra_writel(pcie
, tlp_rp_regdata
->reg0
, RP_TX_REG0
);
137 cra_writel(pcie
, tlp_rp_regdata
->reg1
, RP_TX_REG1
);
138 cra_writel(pcie
, tlp_rp_regdata
->ctrl
, RP_TX_CNTRL
);
141 static bool altera_pcie_link_is_up(struct altera_pcie
*pcie
)
143 return !!(cra_readl(pcie
, RP_LTSSM
) & LTSSM_L0
);
146 static bool altera_pcie_valid_config(struct altera_pcie
*pcie
,
147 struct pci_bus
*bus
, int dev
)
149 /* If there is no link, then there is no device */
150 if (bus
->number
!= pcie
->root_bus_nr
) {
151 if (!altera_pcie_link_is_up(pcie
))
155 /* access only one slot on each root port */
156 if (bus
->number
== pcie
->root_bus_nr
&& dev
> 0)
160 * Do not read more than one device on the bus directly attached
161 * to root port, root port can only attach to one downstream port.
163 if (bus
->primary
== pcie
->root_bus_nr
&& dev
> 0)
169 static int tlp_read_packet(struct altera_pcie
*pcie
, u32
*value
)
178 * Minimum 2 loops to read TLP headers and 1 loop to read data
181 for (i
= 0; i
< TLP_LOOP
; i
++) {
182 ctrl
= cra_readl(pcie
, RP_RXCPL_STATUS
);
183 if ((ctrl
& RP_RXCPL_SOP
) || (ctrl
& RP_RXCPL_EOP
) || sop
) {
184 reg0
= cra_readl(pcie
, RP_RXCPL_REG0
);
185 reg1
= cra_readl(pcie
, RP_RXCPL_REG1
);
187 if (ctrl
& RP_RXCPL_SOP
) {
189 comp_status
= TLP_COMP_STATUS(reg1
);
192 if (ctrl
& RP_RXCPL_EOP
) {
194 return PCIBIOS_DEVICE_NOT_FOUND
;
199 return PCIBIOS_SUCCESSFUL
;
205 return PCIBIOS_DEVICE_NOT_FOUND
;
208 static void tlp_write_packet(struct altera_pcie
*pcie
, u32
*headers
,
209 u32 data
, bool align
)
211 struct tlp_rp_regpair_t tlp_rp_regdata
;
213 tlp_rp_regdata
.reg0
= headers
[0];
214 tlp_rp_regdata
.reg1
= headers
[1];
215 tlp_rp_regdata
.ctrl
= RP_TX_SOP
;
216 tlp_write_tx(pcie
, &tlp_rp_regdata
);
219 tlp_rp_regdata
.reg0
= headers
[2];
220 tlp_rp_regdata
.reg1
= 0;
221 tlp_rp_regdata
.ctrl
= 0;
222 tlp_write_tx(pcie
, &tlp_rp_regdata
);
224 tlp_rp_regdata
.reg0
= data
;
225 tlp_rp_regdata
.reg1
= 0;
227 tlp_rp_regdata
.reg0
= headers
[2];
228 tlp_rp_regdata
.reg1
= data
;
231 tlp_rp_regdata
.ctrl
= RP_TX_EOP
;
232 tlp_write_tx(pcie
, &tlp_rp_regdata
);
235 static int tlp_cfg_dword_read(struct altera_pcie
*pcie
, u8 bus
, u32 devfn
,
236 int where
, u8 byte_en
, u32
*value
)
238 u32 headers
[TLP_HDR_SIZE
];
240 if (bus
== pcie
->root_bus_nr
)
241 headers
[0] = TLP_CFG_DW0(TLP_FMTTYPE_CFGRD0
);
243 headers
[0] = TLP_CFG_DW0(TLP_FMTTYPE_CFGRD1
);
245 headers
[1] = TLP_CFG_DW1(TLP_REQ_ID(pcie
->root_bus_nr
, RP_DEVFN
),
246 TLP_READ_TAG
, byte_en
);
247 headers
[2] = TLP_CFG_DW2(bus
, devfn
, where
);
249 tlp_write_packet(pcie
, headers
, 0, false);
251 return tlp_read_packet(pcie
, value
);
254 static int tlp_cfg_dword_write(struct altera_pcie
*pcie
, u8 bus
, u32 devfn
,
255 int where
, u8 byte_en
, u32 value
)
257 u32 headers
[TLP_HDR_SIZE
];
260 if (bus
== pcie
->root_bus_nr
)
261 headers
[0] = TLP_CFG_DW0(TLP_FMTTYPE_CFGWR0
);
263 headers
[0] = TLP_CFG_DW0(TLP_FMTTYPE_CFGWR1
);
265 headers
[1] = TLP_CFG_DW1(TLP_REQ_ID(pcie
->root_bus_nr
, RP_DEVFN
),
266 TLP_WRITE_TAG
, byte_en
);
267 headers
[2] = TLP_CFG_DW2(bus
, devfn
, where
);
269 /* check alignment to Qword */
270 if ((where
& 0x7) == 0)
271 tlp_write_packet(pcie
, headers
, value
, true);
273 tlp_write_packet(pcie
, headers
, value
, false);
275 ret
= tlp_read_packet(pcie
, NULL
);
276 if (ret
!= PCIBIOS_SUCCESSFUL
)
280 * Monitor changes to PCI_PRIMARY_BUS register on root port
281 * and update local copy of root bus number accordingly.
283 if ((bus
== pcie
->root_bus_nr
) && (where
== PCI_PRIMARY_BUS
))
284 pcie
->root_bus_nr
= (u8
)(value
);
286 return PCIBIOS_SUCCESSFUL
;
289 static int altera_pcie_cfg_read(struct pci_bus
*bus
, unsigned int devfn
,
290 int where
, int size
, u32
*value
)
292 struct altera_pcie
*pcie
= bus
->sysdata
;
297 if (altera_pcie_hide_rc_bar(bus
, devfn
, where
))
298 return PCIBIOS_BAD_REGISTER_NUMBER
;
300 if (!altera_pcie_valid_config(pcie
, bus
, PCI_SLOT(devfn
))) {
302 return PCIBIOS_DEVICE_NOT_FOUND
;
307 byte_en
= 1 << (where
& 3);
310 byte_en
= 3 << (where
& 3);
317 ret
= tlp_cfg_dword_read(pcie
, bus
->number
, devfn
,
318 (where
& ~DWORD_MASK
), byte_en
, &data
);
319 if (ret
!= PCIBIOS_SUCCESSFUL
)
324 *value
= (data
>> (8 * (where
& 0x3))) & 0xff;
327 *value
= (data
>> (8 * (where
& 0x2))) & 0xffff;
334 return PCIBIOS_SUCCESSFUL
;
337 static int altera_pcie_cfg_write(struct pci_bus
*bus
, unsigned int devfn
,
338 int where
, int size
, u32 value
)
340 struct altera_pcie
*pcie
= bus
->sysdata
;
342 u32 shift
= 8 * (where
& 3);
345 if (altera_pcie_hide_rc_bar(bus
, devfn
, where
))
346 return PCIBIOS_BAD_REGISTER_NUMBER
;
348 if (!altera_pcie_valid_config(pcie
, bus
, PCI_SLOT(devfn
)))
349 return PCIBIOS_DEVICE_NOT_FOUND
;
353 data32
= (value
& 0xff) << shift
;
354 byte_en
= 1 << (where
& 3);
357 data32
= (value
& 0xffff) << shift
;
358 byte_en
= 3 << (where
& 3);
366 return tlp_cfg_dword_write(pcie
, bus
->number
, devfn
,
367 (where
& ~DWORD_MASK
), byte_en
, data32
);
370 static struct pci_ops altera_pcie_ops
= {
371 .read
= altera_pcie_cfg_read
,
372 .write
= altera_pcie_cfg_write
,
375 static int altera_pcie_intx_map(struct irq_domain
*domain
, unsigned int irq
,
376 irq_hw_number_t hwirq
)
378 irq_set_chip_and_handler(irq
, &dummy_irq_chip
, handle_simple_irq
);
379 irq_set_chip_data(irq
, domain
->host_data
);
384 static const struct irq_domain_ops intx_domain_ops
= {
385 .map
= altera_pcie_intx_map
,
388 static void altera_pcie_isr(struct irq_desc
*desc
)
390 struct irq_chip
*chip
= irq_desc_get_chip(desc
);
391 struct altera_pcie
*pcie
;
392 unsigned long status
;
396 chained_irq_enter(chip
, desc
);
397 pcie
= irq_desc_get_handler_data(desc
);
399 while ((status
= cra_readl(pcie
, P2A_INT_STATUS
)
400 & P2A_INT_STS_ALL
) != 0) {
401 for_each_set_bit(bit
, &status
, INTX_NUM
) {
402 /* clear interrupts */
403 cra_writel(pcie
, 1 << bit
, P2A_INT_STATUS
);
405 virq
= irq_find_mapping(pcie
->irq_domain
, bit
+ 1);
407 generic_handle_irq(virq
);
409 dev_err(&pcie
->pdev
->dev
,
410 "unexpected IRQ, INT%d\n", bit
);
414 chained_irq_exit(chip
, desc
);
417 static void altera_pcie_release_of_pci_ranges(struct altera_pcie
*pcie
)
419 pci_free_resource_list(&pcie
->resources
);
422 static int altera_pcie_parse_request_of_pci_ranges(struct altera_pcie
*pcie
)
424 int err
, res_valid
= 0;
425 struct device
*dev
= &pcie
->pdev
->dev
;
426 struct device_node
*np
= dev
->of_node
;
427 struct resource_entry
*win
;
429 err
= of_pci_get_host_bridge_resources(np
, 0, 0xff, &pcie
->resources
,
434 resource_list_for_each_entry(win
, &pcie
->resources
) {
435 struct resource
*parent
, *res
= win
->res
;
437 switch (resource_type(res
)) {
439 parent
= &iomem_resource
;
440 res_valid
|= !(res
->flags
& IORESOURCE_PREFETCH
);
446 err
= devm_request_resource(dev
, parent
, res
);
448 goto out_release_res
;
452 dev_err(dev
, "non-prefetchable memory resource required\n");
454 goto out_release_res
;
460 altera_pcie_release_of_pci_ranges(pcie
);
464 static int altera_pcie_init_irq_domain(struct altera_pcie
*pcie
)
466 struct device
*dev
= &pcie
->pdev
->dev
;
467 struct device_node
*node
= dev
->of_node
;
470 pcie
->irq_domain
= irq_domain_add_linear(node
, INTX_NUM
+ 1,
471 &intx_domain_ops
, pcie
);
472 if (!pcie
->irq_domain
) {
473 dev_err(dev
, "Failed to get a INTx IRQ domain\n");
480 static int altera_pcie_parse_dt(struct altera_pcie
*pcie
)
482 struct resource
*cra
;
483 struct platform_device
*pdev
= pcie
->pdev
;
485 cra
= platform_get_resource_byname(pdev
, IORESOURCE_MEM
, "Cra");
487 dev_err(&pdev
->dev
, "no Cra memory resource defined\n");
491 pcie
->cra_base
= devm_ioremap_resource(&pdev
->dev
, cra
);
492 if (IS_ERR(pcie
->cra_base
)) {
493 dev_err(&pdev
->dev
, "failed to map cra memory\n");
494 return PTR_ERR(pcie
->cra_base
);
498 pcie
->irq
= platform_get_irq(pdev
, 0);
499 if (pcie
->irq
<= 0) {
500 dev_err(&pdev
->dev
, "failed to get IRQ: %d\n", pcie
->irq
);
504 irq_set_chained_handler_and_data(pcie
->irq
, altera_pcie_isr
, pcie
);
509 static int altera_pcie_probe(struct platform_device
*pdev
)
511 struct altera_pcie
*pcie
;
513 struct pci_bus
*child
;
516 pcie
= devm_kzalloc(&pdev
->dev
, sizeof(*pcie
), GFP_KERNEL
);
522 ret
= altera_pcie_parse_dt(pcie
);
524 dev_err(&pdev
->dev
, "Parsing DT failed\n");
528 INIT_LIST_HEAD(&pcie
->resources
);
530 ret
= altera_pcie_parse_request_of_pci_ranges(pcie
);
532 dev_err(&pdev
->dev
, "Failed add resources\n");
536 ret
= altera_pcie_init_irq_domain(pcie
);
538 dev_err(&pdev
->dev
, "Failed creating IRQ Domain\n");
542 /* clear all interrupts */
543 cra_writel(pcie
, P2A_INT_STS_ALL
, P2A_INT_STATUS
);
544 /* enable all interrupts */
545 cra_writel(pcie
, P2A_INT_ENA_ALL
, P2A_INT_ENABLE
);
547 bus
= pci_scan_root_bus(&pdev
->dev
, pcie
->root_bus_nr
, &altera_pcie_ops
,
548 pcie
, &pcie
->resources
);
552 pci_fixup_irqs(pci_common_swizzle
, of_irq_parse_and_map_pci
);
553 pci_assign_unassigned_bus_resources(bus
);
555 /* Configure PCI Express setting. */
556 list_for_each_entry(child
, &bus
->children
, node
)
557 pcie_bus_configure_settings(child
);
559 pci_bus_add_devices(bus
);
561 platform_set_drvdata(pdev
, pcie
);
565 static const struct of_device_id altera_pcie_of_match
[] = {
566 { .compatible
= "altr,pcie-root-port-1.0", },
569 MODULE_DEVICE_TABLE(of
, altera_pcie_of_match
);
571 static struct platform_driver altera_pcie_driver
= {
572 .probe
= altera_pcie_probe
,
574 .name
= "altera-pcie",
575 .of_match_table
= altera_pcie_of_match
,
576 .suppress_bind_attrs
= true,
580 static int altera_pcie_init(void)
582 return platform_driver_register(&altera_pcie_driver
);
584 module_init(altera_pcie_init
);
586 MODULE_AUTHOR("Ley Foon Tan <lftan@altera.com>");
587 MODULE_DESCRIPTION("Altera PCIe host controller driver");
588 MODULE_LICENSE("GPL v2");