2 * linux/arch/arm/lib/copypage-armv4mc.S
4 * Copyright (C) 1995-2005 Russell King
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * This handles the mini data cache, as found on SA11x0 and XScale
11 * processors. When we copy a user page page, we map it in such a way
12 * that accesses to this page will not touch the main data cache, but
13 * will be cached in the mini data cache. This prevents us thrashing
14 * the main data cache on page faults.
16 #include <linux/init.h>
18 #include <linux/highmem.h>
20 #include <asm/pgtable.h>
21 #include <asm/tlbflush.h>
22 #include <asm/cacheflush.h>
26 #define minicache_pgprot __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | \
29 static DEFINE_RAW_SPINLOCK(minicache_lock
);
32 * ARMv4 mini-dcache optimised copy_user_highpage
34 * We flush the destination cache lines just before we write the data into the
35 * corresponding address. Since the Dcache is read-allocate, this removes the
36 * Dcache aliasing issue. The writes will be forwarded to the write buffer,
37 * and merged as appropriate.
39 * Note: We rely on all ARMv4 processors implementing the "invalidate D line"
40 * instruction. If your processor does not supply this, you have to write your
41 * own copy_user_highpage that does the right thing.
44 mc_copy_user_page(void *from
, void *to
)
47 "stmfd sp!, {r4, lr} @ 2\n\
49 ldmia %0!, {r2, r3, ip, lr} @ 4\n\
50 1: mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\
51 stmia %1!, {r2, r3, ip, lr} @ 4\n\
52 ldmia %0!, {r2, r3, ip, lr} @ 4+1\n\
53 stmia %1!, {r2, r3, ip, lr} @ 4\n\
54 ldmia %0!, {r2, r3, ip, lr} @ 4\n\
55 mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\
56 stmia %1!, {r2, r3, ip, lr} @ 4\n\
57 ldmia %0!, {r2, r3, ip, lr} @ 4\n\
58 subs r4, r4, #1 @ 1\n\
59 stmia %1!, {r2, r3, ip, lr} @ 4\n\
60 ldmneia %0!, {r2, r3, ip, lr} @ 4\n\
62 ldmfd sp!, {r4, pc} @ 3"
64 : "r" (from
), "r" (to
), "I" (PAGE_SIZE
/ 64));
67 void v4_mc_copy_user_highpage(struct page
*to
, struct page
*from
,
68 unsigned long vaddr
, struct vm_area_struct
*vma
)
70 void *kto
= kmap_atomic(to
);
72 if (!test_and_set_bit(PG_dcache_clean
, &from
->flags
))
73 __flush_dcache_page(page_mapping(from
), from
);
75 raw_spin_lock(&minicache_lock
);
77 set_top_pte(COPYPAGE_MINICACHE
, mk_pte(from
, minicache_pgprot
));
79 mc_copy_user_page((void *)COPYPAGE_MINICACHE
, kto
);
81 raw_spin_unlock(&minicache_lock
);
87 * ARMv4 optimised clear_user_page
89 void v4_mc_clear_user_highpage(struct page
*page
, unsigned long vaddr
)
91 void *ptr
, *kaddr
= kmap_atomic(page
);
98 1: mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\
99 stmia %0!, {r2, r3, ip, lr} @ 4\n\
100 stmia %0!, {r2, r3, ip, lr} @ 4\n\
101 mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\
102 stmia %0!, {r2, r3, ip, lr} @ 4\n\
103 stmia %0!, {r2, r3, ip, lr} @ 4\n\
104 subs r1, r1, #1 @ 1\n\
107 : "0" (kaddr
), "I" (PAGE_SIZE
/ 64)
108 : "r1", "r2", "r3", "ip", "lr");
109 kunmap_atomic(kaddr
);
112 struct cpu_user_fns v4_mc_user_fns __initdata
= {
113 .cpu_clear_user_highpage
= v4_mc_clear_user_highpage
,
114 .cpu_copy_user_highpage
= v4_mc_copy_user_highpage
,