2 * Xtensa IRQ flags handling functions
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
8 * Copyright (C) 2001 - 2005 Tensilica Inc.
9 * Copyright (C) 2015 Cadence Design Systems Inc.
12 #ifndef _XTENSA_IRQFLAGS_H
13 #define _XTENSA_IRQFLAGS_H
15 #include <linux/stringify.h>
16 #include <linux/types.h>
17 #include <asm/processor.h>
19 static inline unsigned long arch_local_save_flags(void)
22 asm volatile("rsr %0, ps" : "=a" (flags
));
26 static inline unsigned long arch_local_irq_save(void)
30 #if defined(CONFIG_DEBUG_MISC) && (LOCKLEVEL | TOPLEVEL) >= XCHAL_DEBUGLEVEL
33 asm volatile("rsr %0, ps\t\n"
34 "extui %1, %0, 0, 4\t\n"
35 "bgei %1, "__stringify(LOCKLEVEL
)", 1f\t\n"
36 "rsil %0, "__stringify(LOCKLEVEL
)"\n"
38 : "=a" (flags
), "=a" (tmp
) :: "memory");
40 asm volatile("rsr %0, ps\t\n"
44 : "=&a" (flags
) : "a" (LOCKLEVEL
) : "memory");
47 asm volatile("rsil %0, "__stringify(LOCKLEVEL
)
48 : "=a" (flags
) :: "memory");
53 static inline void arch_local_irq_disable(void)
55 arch_local_irq_save();
58 static inline void arch_local_irq_enable(void)
61 asm volatile("rsil %0, 0" : "=a" (flags
) :: "memory");
64 static inline void arch_local_irq_restore(unsigned long flags
)
66 asm volatile("wsr %0, ps; rsync"
67 :: "a" (flags
) : "memory");
70 static inline bool arch_irqs_disabled_flags(unsigned long flags
)
72 #if XCHAL_EXCM_LEVEL < LOCKLEVEL || (1 << PS_EXCM_BIT) < LOCKLEVEL
73 #error "XCHAL_EXCM_LEVEL and 1<<PS_EXCM_BIT must be no less than LOCKLEVEL"
75 return (flags
& (PS_INTLEVEL_MASK
| (1 << PS_EXCM_BIT
))) >= LOCKLEVEL
;
78 static inline bool arch_irqs_disabled(void)
80 return arch_irqs_disabled_flags(arch_local_save_flags());
83 #endif /* _XTENSA_IRQFLAGS_H */