2 * Kernel virtual memory layout definitions.
4 * This file is subject to the terms and conditions of the GNU General
5 * Public License. See the file "COPYING" in the main directory of
6 * this archive for more details.
8 * Copyright (C) 2016 Cadence Design Systems Inc.
11 #ifndef _XTENSA_KMEM_LAYOUT_H
12 #define _XTENSA_KMEM_LAYOUT_H
15 #include <asm/types.h>
20 * Fixed TLB translations in the processor.
23 #define XCHAL_PAGE_TABLE_VADDR __XTENSA_UL_CONST(0x80000000)
24 #define XCHAL_PAGE_TABLE_SIZE __XTENSA_UL_CONST(0x00400000)
26 #if defined(CONFIG_XTENSA_KSEG_MMU_V2)
28 #define XCHAL_KSEG_CACHED_VADDR __XTENSA_UL_CONST(0xd0000000)
29 #define XCHAL_KSEG_BYPASS_VADDR __XTENSA_UL_CONST(0xd8000000)
30 #define XCHAL_KSEG_SIZE __XTENSA_UL_CONST(0x08000000)
31 #define XCHAL_KSEG_ALIGNMENT __XTENSA_UL_CONST(0x08000000)
32 #define XCHAL_KSEG_TLB_WAY 5
33 #define XCHAL_KIO_TLB_WAY 6
35 #elif defined(CONFIG_XTENSA_KSEG_256M)
37 #define XCHAL_KSEG_CACHED_VADDR __XTENSA_UL_CONST(0xb0000000)
38 #define XCHAL_KSEG_BYPASS_VADDR __XTENSA_UL_CONST(0xc0000000)
39 #define XCHAL_KSEG_SIZE __XTENSA_UL_CONST(0x10000000)
40 #define XCHAL_KSEG_ALIGNMENT __XTENSA_UL_CONST(0x10000000)
41 #define XCHAL_KSEG_TLB_WAY 6
42 #define XCHAL_KIO_TLB_WAY 6
44 #elif defined(CONFIG_XTENSA_KSEG_512M)
46 #define XCHAL_KSEG_CACHED_VADDR __XTENSA_UL_CONST(0xa0000000)
47 #define XCHAL_KSEG_BYPASS_VADDR __XTENSA_UL_CONST(0xc0000000)
48 #define XCHAL_KSEG_SIZE __XTENSA_UL_CONST(0x20000000)
49 #define XCHAL_KSEG_ALIGNMENT __XTENSA_UL_CONST(0x10000000)
50 #define XCHAL_KSEG_TLB_WAY 6
51 #define XCHAL_KIO_TLB_WAY 6
54 #error Unsupported KSEG configuration
57 #ifdef CONFIG_KSEG_PADDR
58 #define XCHAL_KSEG_PADDR __XTENSA_UL_CONST(CONFIG_KSEG_PADDR)
60 #define XCHAL_KSEG_PADDR __XTENSA_UL_CONST(0x00000000)
63 #if XCHAL_KSEG_PADDR & (XCHAL_KSEG_ALIGNMENT - 1)
64 #error XCHAL_KSEG_PADDR is not properly aligned to XCHAL_KSEG_ALIGNMENT
71 #if XCHAL_HAVE_PTP_MMU
72 #define XCHAL_KIO_CACHED_VADDR 0xe0000000
73 #define XCHAL_KIO_BYPASS_VADDR 0xf0000000
74 #define XCHAL_KIO_DEFAULT_PADDR 0xf0000000
76 #define XCHAL_KIO_BYPASS_VADDR XCHAL_KIO_PADDR
77 #define XCHAL_KIO_DEFAULT_PADDR 0x90000000
79 #define XCHAL_KIO_SIZE 0x10000000
81 #if (!XCHAL_HAVE_PTP_MMU || XCHAL_HAVE_SPANNING_WAY) && defined(CONFIG_OF)
82 #define XCHAL_KIO_PADDR xtensa_get_kio_paddr()
84 extern unsigned long xtensa_kio_paddr
;
86 static inline unsigned long xtensa_get_kio_paddr(void)
88 return xtensa_kio_paddr
;
92 #define XCHAL_KIO_PADDR XCHAL_KIO_DEFAULT_PADDR
95 /* KERNEL_STACK definition */
98 #define KERNEL_STACK_SHIFT 13
100 #define KERNEL_STACK_SHIFT 15
102 #define KERNEL_STACK_SIZE (1 << KERNEL_STACK_SHIFT)