1 // SPDX-License-Identifier: GPL-2.0
2 // Copyright (C) 2018 ROHM Semiconductors
4 #include <linux/kernel.h>
5 #include <linux/module.h>
6 #include <linux/init.h>
8 #include <linux/platform_device.h>
9 #include <linux/slab.h>
10 #include <linux/mfd/rohm-generic.h>
11 #include <linux/clk-provider.h>
12 #include <linux/clkdev.h>
13 #include <linux/regmap.h>
15 /* clk control registers */
17 #define BD70528_REG_OUT32K 0x2c
19 #define BD71828_REG_OUT32K 0x4B
20 /* BD71837 and BD71847 */
21 #define BD718XX_REG_OUT32K 0x2E
24 * BD71837, BD71847, BD70528 and BD71828 all use bit [0] to clk output control
26 #define CLK_OUT_EN_MASK BIT(0)
33 struct platform_device
*pdev
;
34 struct rohm_regmap_dev
*mfd
;
37 static int bd71837_clk_set(struct bd718xx_clk
*c
, unsigned int status
)
39 return regmap_update_bits(c
->mfd
->regmap
, c
->reg
, c
->mask
, status
);
42 static void bd71837_clk_disable(struct clk_hw
*hw
)
45 struct bd718xx_clk
*c
= container_of(hw
, struct bd718xx_clk
, hw
);
47 rv
= bd71837_clk_set(c
, 0);
49 dev_dbg(&c
->pdev
->dev
, "Failed to disable 32K clk (%d)\n", rv
);
52 static int bd71837_clk_enable(struct clk_hw
*hw
)
54 struct bd718xx_clk
*c
= container_of(hw
, struct bd718xx_clk
, hw
);
56 return bd71837_clk_set(c
, 0xffffffff);
59 static int bd71837_clk_is_enabled(struct clk_hw
*hw
)
63 struct bd718xx_clk
*c
= container_of(hw
, struct bd718xx_clk
, hw
);
65 rval
= regmap_read(c
->mfd
->regmap
, c
->reg
, &enabled
);
70 return enabled
& c
->mask
;
73 static const struct clk_ops bd71837_clk_ops
= {
74 .prepare
= &bd71837_clk_enable
,
75 .unprepare
= &bd71837_clk_disable
,
76 .is_prepared
= &bd71837_clk_is_enabled
,
79 static int bd71837_clk_probe(struct platform_device
*pdev
)
81 struct bd718xx_clk
*c
;
83 const char *parent_clk
;
84 struct device
*parent
= pdev
->dev
.parent
;
85 struct rohm_regmap_dev
*mfd
= dev_get_drvdata(parent
);
86 struct clk_init_data init
= {
87 .name
= "bd718xx-32k-out",
88 .ops
= &bd71837_clk_ops
,
90 enum rohm_chip_type chip
= platform_get_device_id(pdev
)->driver_data
;
92 c
= devm_kzalloc(&pdev
->dev
, sizeof(*c
), GFP_KERNEL
);
97 parent_clk
= of_clk_get_parent_name(parent
->of_node
, 0);
99 init
.parent_names
= &parent_clk
;
101 dev_err(&pdev
->dev
, "No parent clk found\n");
105 case ROHM_CHIP_TYPE_BD71837
:
106 case ROHM_CHIP_TYPE_BD71847
:
107 c
->reg
= BD718XX_REG_OUT32K
;
108 c
->mask
= CLK_OUT_EN_MASK
;
110 case ROHM_CHIP_TYPE_BD71828
:
111 c
->reg
= BD71828_REG_OUT32K
;
112 c
->mask
= CLK_OUT_EN_MASK
;
114 case ROHM_CHIP_TYPE_BD70528
:
115 c
->reg
= BD70528_REG_OUT32K
;
116 c
->mask
= CLK_OUT_EN_MASK
;
119 dev_err(&pdev
->dev
, "Unknown clk chip\n");
126 of_property_read_string_index(parent
->of_node
,
127 "clock-output-names", 0, &init
.name
);
129 rval
= devm_clk_hw_register(&pdev
->dev
, &c
->hw
);
131 dev_err(&pdev
->dev
, "failed to register 32K clk");
134 rval
= devm_of_clk_add_hw_provider(&pdev
->dev
, of_clk_hw_simple_get
,
137 dev_err(&pdev
->dev
, "adding clk provider failed\n");
142 static const struct platform_device_id bd718x7_clk_id
[] = {
143 { "bd71837-clk", ROHM_CHIP_TYPE_BD71837
},
144 { "bd71847-clk", ROHM_CHIP_TYPE_BD71847
},
145 { "bd70528-clk", ROHM_CHIP_TYPE_BD70528
},
146 { "bd71828-clk", ROHM_CHIP_TYPE_BD71828
},
149 MODULE_DEVICE_TABLE(platform
, bd718x7_clk_id
);
151 static struct platform_driver bd71837_clk
= {
153 .name
= "bd718xx-clk",
155 .probe
= bd71837_clk_probe
,
156 .id_table
= bd718x7_clk_id
,
159 module_platform_driver(bd71837_clk
);
161 MODULE_AUTHOR("Matti Vaittinen <matti.vaittinen@fi.rohmeurope.com>");
162 MODULE_DESCRIPTION("BD71837/BD71847/BD70528 chip clk driver");
163 MODULE_LICENSE("GPL");
164 MODULE_ALIAS("platform:bd718xx-clk");