1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright 2013-2014 Freescale Semiconductor, Inc.
6 #include <linux/bits.h>
8 #include <linux/clkdev.h>
11 #include <linux/of_address.h>
12 #include <linux/of_irq.h>
13 #include <dt-bindings/clock/imx6sl-clock.h>
18 #define BM_CCSR_PLL1_SW_CLK_SEL BIT(2)
21 #define BM_CDHIPR_ARM_PODF_BUSY BIT(16)
22 #define ARM_WAIT_DIV_396M 2
23 #define ARM_WAIT_DIV_792M 4
24 #define ARM_WAIT_DIV_996M 6
27 #define BM_PLL_ARM_DIV_SELECT 0x7f
28 #define BM_PLL_ARM_POWERDOWN BIT(12)
29 #define BM_PLL_ARM_ENABLE BIT(13)
30 #define BM_PLL_ARM_LOCK BIT(31)
31 #define PLL_ARM_DIV_792M 66
33 static const char *step_sels
[] = { "osc", "pll2_pfd2", };
34 static const char *pll1_sw_sels
[] = { "pll1_sys", "step", };
35 static const char *ocram_alt_sels
[] = { "pll2_pfd2", "pll3_pfd1", };
36 static const char *ocram_sels
[] = { "periph", "ocram_alt_sels", };
37 static const char *pre_periph_sels
[] = { "pll2_bus", "pll2_pfd2", "pll2_pfd0", "pll2_198m", };
38 static const char *periph_clk2_sels
[] = { "pll3_usb_otg", "osc", "osc", "dummy", };
39 static const char *periph2_clk2_sels
[] = { "pll3_usb_otg", "pll2_bus", };
40 static const char *periph_sels
[] = { "pre_periph_sel", "periph_clk2_podf", };
41 static const char *periph2_sels
[] = { "pre_periph2_sel", "periph2_clk2_podf", };
42 static const char *csi_sels
[] = { "osc", "pll2_pfd2", "pll3_120m", "pll3_pfd1", };
43 static const char *lcdif_axi_sels
[] = { "pll2_bus", "pll2_pfd2", "pll3_usb_otg", "pll3_pfd1", };
44 static const char *usdhc_sels
[] = { "pll2_pfd2", "pll2_pfd0", };
45 static const char *ssi_sels
[] = { "pll3_pfd2", "pll3_pfd3", "pll4_audio_div", "dummy", };
46 static const char *perclk_sels
[] = { "ipg", "osc", };
47 static const char *pxp_axi_sels
[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll2_pfd2", "pll3_pfd3", };
48 static const char *epdc_axi_sels
[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll2_pfd2", "pll3_pfd2", };
49 static const char *gpu2d_ovg_sels
[] = { "pll3_pfd1", "pll3_usb_otg", "pll2_bus", "pll2_pfd2", };
50 static const char *gpu2d_sels
[] = { "pll2_pfd2", "pll3_usb_otg", "pll3_pfd1", "pll2_bus", };
51 static const char *lcdif_pix_sels
[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll3_pfd0", "pll3_pfd1", };
52 static const char *epdc_pix_sels
[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0", "pll2_pfd1", "pll3_pfd1", };
53 static const char *audio_sels
[] = { "pll4_audio_div", "pll3_pfd2", "pll3_pfd3", "pll3_usb_otg", };
54 static const char *ecspi_sels
[] = { "pll3_60m", "osc", };
55 static const char *uart_sels
[] = { "pll3_80m", "osc", };
56 static const char *lvds_sels
[] = {
57 "pll1_sys", "pll2_bus", "pll2_pfd0", "pll2_pfd1", "pll2_pfd2", "dummy", "pll4_audio", "pll5_video",
58 "dummy", "enet_ref", "dummy", "dummy", "pll3_usb_otg", "pll7_usb_host", "pll3_pfd0", "pll3_pfd1",
59 "pll3_pfd2", "pll3_pfd3", "osc", "dummy", "dummy", "dummy", "dummy", "dummy",
60 "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", "dummy",
62 static const char *pll_bypass_src_sels
[] = { "osc", "lvds1_in", };
63 static const char *pll1_bypass_sels
[] = { "pll1", "pll1_bypass_src", };
64 static const char *pll2_bypass_sels
[] = { "pll2", "pll2_bypass_src", };
65 static const char *pll3_bypass_sels
[] = { "pll3", "pll3_bypass_src", };
66 static const char *pll4_bypass_sels
[] = { "pll4", "pll4_bypass_src", };
67 static const char *pll5_bypass_sels
[] = { "pll5", "pll5_bypass_src", };
68 static const char *pll6_bypass_sels
[] = { "pll6", "pll6_bypass_src", };
69 static const char *pll7_bypass_sels
[] = { "pll7", "pll7_bypass_src", };
71 static const struct clk_div_table clk_enet_ref_table
[] = {
72 { .val
= 0, .div
= 20, },
73 { .val
= 1, .div
= 10, },
74 { .val
= 2, .div
= 5, },
75 { .val
= 3, .div
= 4, },
79 static const struct clk_div_table post_div_table
[] = {
80 { .val
= 2, .div
= 1, },
81 { .val
= 1, .div
= 2, },
82 { .val
= 0, .div
= 4, },
86 static const struct clk_div_table video_div_table
[] = {
87 { .val
= 0, .div
= 1, },
88 { .val
= 1, .div
= 2, },
89 { .val
= 2, .div
= 1, },
90 { .val
= 3, .div
= 4, },
94 static unsigned int share_count_ssi1
;
95 static unsigned int share_count_ssi2
;
96 static unsigned int share_count_ssi3
;
97 static unsigned int share_count_spdif
;
99 static struct clk_hw
**hws
;
100 static struct clk_hw_onecell_data
*clk_hw_data
;
101 static void __iomem
*ccm_base
;
102 static void __iomem
*anatop_base
;
105 * ERR005311 CCM: After exit from WAIT mode, unwanted interrupt(s) taken
106 * during WAIT mode entry process could cause cache memory
109 * Software workaround:
110 * To prevent this issue from occurring, software should ensure that the
111 * ARM to IPG clock ratio is less than 12:5 (that is < 2.4x), before
112 * entering WAIT mode.
114 * This function will set the ARM clk to max value within the 12:5 limit.
115 * As IPG clock is fixed at 66MHz(so ARM freq must not exceed 158.4MHz),
116 * ARM freq are one of below setpoints: 396MHz, 792MHz and 996MHz, since
117 * the clk APIs can NOT be called in idle thread(may cause kernel schedule
118 * as there is sleep function in PLL wait function), so here we just slow
119 * down ARM to below freq according to previous freq:
123 * 792MHz -> 158.4MHz;
124 * 996MHz -> 142.3MHz;
126 static int imx6sl_get_arm_divider_for_wait(void)
128 if (readl_relaxed(ccm_base
+ CCSR
) & BM_CCSR_PLL1_SW_CLK_SEL
) {
129 return ARM_WAIT_DIV_396M
;
131 if ((readl_relaxed(anatop_base
+ PLL_ARM
) &
132 BM_PLL_ARM_DIV_SELECT
) == PLL_ARM_DIV_792M
)
133 return ARM_WAIT_DIV_792M
;
135 return ARM_WAIT_DIV_996M
;
139 static void imx6sl_enable_pll_arm(bool enable
)
141 static u32 saved_pll_arm
;
145 saved_pll_arm
= val
= readl_relaxed(anatop_base
+ PLL_ARM
);
146 val
|= BM_PLL_ARM_ENABLE
;
147 val
&= ~BM_PLL_ARM_POWERDOWN
;
148 writel_relaxed(val
, anatop_base
+ PLL_ARM
);
149 while (!(readl_relaxed(anatop_base
+ PLL_ARM
) & BM_PLL_ARM_LOCK
))
152 writel_relaxed(saved_pll_arm
, anatop_base
+ PLL_ARM
);
156 void imx6sl_set_wait_clk(bool enter
)
158 static unsigned long saved_arm_div
;
159 int arm_div_for_wait
= imx6sl_get_arm_divider_for_wait();
162 * According to hardware design, arm podf change need
163 * PLL1 clock enabled.
165 if (arm_div_for_wait
== ARM_WAIT_DIV_396M
)
166 imx6sl_enable_pll_arm(true);
169 saved_arm_div
= readl_relaxed(ccm_base
+ CACRR
);
170 writel_relaxed(arm_div_for_wait
, ccm_base
+ CACRR
);
172 writel_relaxed(saved_arm_div
, ccm_base
+ CACRR
);
174 while (__raw_readl(ccm_base
+ CDHIPR
) & BM_CDHIPR_ARM_PODF_BUSY
)
177 if (arm_div_for_wait
== ARM_WAIT_DIV_396M
)
178 imx6sl_enable_pll_arm(false);
181 static const int uart_clk_ids
[] __initconst
= {
183 IMX6SL_CLK_UART_SERIAL
,
186 static struct clk
**uart_clks
[ARRAY_SIZE(uart_clk_ids
) + 1] __initdata
;
188 static void __init
imx6sl_clocks_init(struct device_node
*ccm_node
)
190 struct device_node
*np
;
195 clk_hw_data
= kzalloc(struct_size(clk_hw_data
, hws
,
196 IMX6SL_CLK_END
), GFP_KERNEL
);
197 if (WARN_ON(!clk_hw_data
))
200 clk_hw_data
->num
= IMX6SL_CLK_END
;
201 hws
= clk_hw_data
->hws
;
203 hws
[IMX6SL_CLK_DUMMY
] = imx_clk_hw_fixed("dummy", 0);
204 hws
[IMX6SL_CLK_CKIL
] = imx_obtain_fixed_clock_hw("ckil", 0);
205 hws
[IMX6SL_CLK_OSC
] = imx_obtain_fixed_clock_hw("osc", 0);
206 /* Clock source from external clock via CLK1 PAD */
207 hws
[IMX6SL_CLK_ANACLK1
] = imx_obtain_fixed_clock_hw("anaclk1", 0);
209 np
= of_find_compatible_node(NULL
, NULL
, "fsl,imx6sl-anatop");
210 base
= of_iomap(np
, 0);
215 hws
[IMX6SL_PLL1_BYPASS_SRC
] = imx_clk_hw_mux("pll1_bypass_src", base
+ 0x00, 14, 1, pll_bypass_src_sels
, ARRAY_SIZE(pll_bypass_src_sels
));
216 hws
[IMX6SL_PLL2_BYPASS_SRC
] = imx_clk_hw_mux("pll2_bypass_src", base
+ 0x30, 14, 1, pll_bypass_src_sels
, ARRAY_SIZE(pll_bypass_src_sels
));
217 hws
[IMX6SL_PLL3_BYPASS_SRC
] = imx_clk_hw_mux("pll3_bypass_src", base
+ 0x10, 14, 1, pll_bypass_src_sels
, ARRAY_SIZE(pll_bypass_src_sels
));
218 hws
[IMX6SL_PLL4_BYPASS_SRC
] = imx_clk_hw_mux("pll4_bypass_src", base
+ 0x70, 14, 1, pll_bypass_src_sels
, ARRAY_SIZE(pll_bypass_src_sels
));
219 hws
[IMX6SL_PLL5_BYPASS_SRC
] = imx_clk_hw_mux("pll5_bypass_src", base
+ 0xa0, 14, 1, pll_bypass_src_sels
, ARRAY_SIZE(pll_bypass_src_sels
));
220 hws
[IMX6SL_PLL6_BYPASS_SRC
] = imx_clk_hw_mux("pll6_bypass_src", base
+ 0xe0, 14, 1, pll_bypass_src_sels
, ARRAY_SIZE(pll_bypass_src_sels
));
221 hws
[IMX6SL_PLL7_BYPASS_SRC
] = imx_clk_hw_mux("pll7_bypass_src", base
+ 0x20, 14, 1, pll_bypass_src_sels
, ARRAY_SIZE(pll_bypass_src_sels
));
223 /* type name parent_name base div_mask */
224 hws
[IMX6SL_CLK_PLL1
] = imx_clk_hw_pllv3(IMX_PLLV3_SYS
, "pll1", "osc", base
+ 0x00, 0x7f);
225 hws
[IMX6SL_CLK_PLL2
] = imx_clk_hw_pllv3(IMX_PLLV3_GENERIC
, "pll2", "osc", base
+ 0x30, 0x1);
226 hws
[IMX6SL_CLK_PLL3
] = imx_clk_hw_pllv3(IMX_PLLV3_USB
, "pll3", "osc", base
+ 0x10, 0x3);
227 hws
[IMX6SL_CLK_PLL4
] = imx_clk_hw_pllv3(IMX_PLLV3_AV
, "pll4", "osc", base
+ 0x70, 0x7f);
228 hws
[IMX6SL_CLK_PLL5
] = imx_clk_hw_pllv3(IMX_PLLV3_AV
, "pll5", "osc", base
+ 0xa0, 0x7f);
229 hws
[IMX6SL_CLK_PLL6
] = imx_clk_hw_pllv3(IMX_PLLV3_ENET
, "pll6", "osc", base
+ 0xe0, 0x3);
230 hws
[IMX6SL_CLK_PLL7
] = imx_clk_hw_pllv3(IMX_PLLV3_USB
, "pll7", "osc", base
+ 0x20, 0x3);
232 hws
[IMX6SL_PLL1_BYPASS
] = imx_clk_hw_mux_flags("pll1_bypass", base
+ 0x00, 16, 1, pll1_bypass_sels
, ARRAY_SIZE(pll1_bypass_sels
), CLK_SET_RATE_PARENT
);
233 hws
[IMX6SL_PLL2_BYPASS
] = imx_clk_hw_mux_flags("pll2_bypass", base
+ 0x30, 16, 1, pll2_bypass_sels
, ARRAY_SIZE(pll2_bypass_sels
), CLK_SET_RATE_PARENT
);
234 hws
[IMX6SL_PLL3_BYPASS
] = imx_clk_hw_mux_flags("pll3_bypass", base
+ 0x10, 16, 1, pll3_bypass_sels
, ARRAY_SIZE(pll3_bypass_sels
), CLK_SET_RATE_PARENT
);
235 hws
[IMX6SL_PLL4_BYPASS
] = imx_clk_hw_mux_flags("pll4_bypass", base
+ 0x70, 16, 1, pll4_bypass_sels
, ARRAY_SIZE(pll4_bypass_sels
), CLK_SET_RATE_PARENT
);
236 hws
[IMX6SL_PLL5_BYPASS
] = imx_clk_hw_mux_flags("pll5_bypass", base
+ 0xa0, 16, 1, pll5_bypass_sels
, ARRAY_SIZE(pll5_bypass_sels
), CLK_SET_RATE_PARENT
);
237 hws
[IMX6SL_PLL6_BYPASS
] = imx_clk_hw_mux_flags("pll6_bypass", base
+ 0xe0, 16, 1, pll6_bypass_sels
, ARRAY_SIZE(pll6_bypass_sels
), CLK_SET_RATE_PARENT
);
238 hws
[IMX6SL_PLL7_BYPASS
] = imx_clk_hw_mux_flags("pll7_bypass", base
+ 0x20, 16, 1, pll7_bypass_sels
, ARRAY_SIZE(pll7_bypass_sels
), CLK_SET_RATE_PARENT
);
240 /* Do not bypass PLLs initially */
241 clk_set_parent(hws
[IMX6SL_PLL1_BYPASS
]->clk
, hws
[IMX6SL_CLK_PLL1
]->clk
);
242 clk_set_parent(hws
[IMX6SL_PLL2_BYPASS
]->clk
, hws
[IMX6SL_CLK_PLL2
]->clk
);
243 clk_set_parent(hws
[IMX6SL_PLL3_BYPASS
]->clk
, hws
[IMX6SL_CLK_PLL3
]->clk
);
244 clk_set_parent(hws
[IMX6SL_PLL4_BYPASS
]->clk
, hws
[IMX6SL_CLK_PLL4
]->clk
);
245 clk_set_parent(hws
[IMX6SL_PLL5_BYPASS
]->clk
, hws
[IMX6SL_CLK_PLL5
]->clk
);
246 clk_set_parent(hws
[IMX6SL_PLL6_BYPASS
]->clk
, hws
[IMX6SL_CLK_PLL6
]->clk
);
247 clk_set_parent(hws
[IMX6SL_PLL7_BYPASS
]->clk
, hws
[IMX6SL_CLK_PLL7
]->clk
);
249 hws
[IMX6SL_CLK_PLL1_SYS
] = imx_clk_hw_gate("pll1_sys", "pll1_bypass", base
+ 0x00, 13);
250 hws
[IMX6SL_CLK_PLL2_BUS
] = imx_clk_hw_gate("pll2_bus", "pll2_bypass", base
+ 0x30, 13);
251 hws
[IMX6SL_CLK_PLL3_USB_OTG
] = imx_clk_hw_gate("pll3_usb_otg", "pll3_bypass", base
+ 0x10, 13);
252 hws
[IMX6SL_CLK_PLL4_AUDIO
] = imx_clk_hw_gate("pll4_audio", "pll4_bypass", base
+ 0x70, 13);
253 hws
[IMX6SL_CLK_PLL5_VIDEO
] = imx_clk_hw_gate("pll5_video", "pll5_bypass", base
+ 0xa0, 13);
254 hws
[IMX6SL_CLK_PLL6_ENET
] = imx_clk_hw_gate("pll6_enet", "pll6_bypass", base
+ 0xe0, 13);
255 hws
[IMX6SL_CLK_PLL7_USB_HOST
] = imx_clk_hw_gate("pll7_usb_host", "pll7_bypass", base
+ 0x20, 13);
257 hws
[IMX6SL_CLK_LVDS1_SEL
] = imx_clk_hw_mux("lvds1_sel", base
+ 0x160, 0, 5, lvds_sels
, ARRAY_SIZE(lvds_sels
));
258 hws
[IMX6SL_CLK_LVDS1_OUT
] = imx_clk_hw_gate_exclusive("lvds1_out", "lvds1_sel", base
+ 0x160, 10, BIT(12));
259 hws
[IMX6SL_CLK_LVDS1_IN
] = imx_clk_hw_gate_exclusive("lvds1_in", "anaclk1", base
+ 0x160, 12, BIT(10));
262 * usbphy1 and usbphy2 are implemented as dummy gates using reserve
263 * bit 20. They are used by phy driver to keep the refcount of
264 * parent PLL correct. usbphy1_gate and usbphy2_gate only needs to be
265 * turned on during boot, and software will not need to control it
266 * anymore after that.
268 hws
[IMX6SL_CLK_USBPHY1
] = imx_clk_hw_gate("usbphy1", "pll3_usb_otg", base
+ 0x10, 20);
269 hws
[IMX6SL_CLK_USBPHY2
] = imx_clk_hw_gate("usbphy2", "pll7_usb_host", base
+ 0x20, 20);
270 hws
[IMX6SL_CLK_USBPHY1_GATE
] = imx_clk_hw_gate("usbphy1_gate", "dummy", base
+ 0x10, 6);
271 hws
[IMX6SL_CLK_USBPHY2_GATE
] = imx_clk_hw_gate("usbphy2_gate", "dummy", base
+ 0x20, 6);
273 /* dev name parent_name flags reg shift width div: flags, div_table lock */
274 hws
[IMX6SL_CLK_PLL4_POST_DIV
] = clk_hw_register_divider_table(NULL
, "pll4_post_div", "pll4_audio", CLK_SET_RATE_PARENT
, base
+ 0x70, 19, 2, 0, post_div_table
, &imx_ccm_lock
);
275 hws
[IMX6SL_CLK_PLL4_AUDIO_DIV
] = clk_hw_register_divider(NULL
, "pll4_audio_div", "pll4_post_div", CLK_SET_RATE_PARENT
, base
+ 0x170, 15, 1, 0, &imx_ccm_lock
);
276 hws
[IMX6SL_CLK_PLL5_POST_DIV
] = clk_hw_register_divider_table(NULL
, "pll5_post_div", "pll5_video", CLK_SET_RATE_PARENT
, base
+ 0xa0, 19, 2, 0, post_div_table
, &imx_ccm_lock
);
277 hws
[IMX6SL_CLK_PLL5_VIDEO_DIV
] = clk_hw_register_divider_table(NULL
, "pll5_video_div", "pll5_post_div", CLK_SET_RATE_PARENT
, base
+ 0x170, 30, 2, 0, video_div_table
, &imx_ccm_lock
);
278 hws
[IMX6SL_CLK_ENET_REF
] = clk_hw_register_divider_table(NULL
, "enet_ref", "pll6_enet", 0, base
+ 0xe0, 0, 2, 0, clk_enet_ref_table
, &imx_ccm_lock
);
280 /* name parent_name reg idx */
281 hws
[IMX6SL_CLK_PLL2_PFD0
] = imx_clk_hw_pfd("pll2_pfd0", "pll2_bus", base
+ 0x100, 0);
282 hws
[IMX6SL_CLK_PLL2_PFD1
] = imx_clk_hw_pfd("pll2_pfd1", "pll2_bus", base
+ 0x100, 1);
283 hws
[IMX6SL_CLK_PLL2_PFD2
] = imx_clk_hw_pfd("pll2_pfd2", "pll2_bus", base
+ 0x100, 2);
284 hws
[IMX6SL_CLK_PLL3_PFD0
] = imx_clk_hw_pfd("pll3_pfd0", "pll3_usb_otg", base
+ 0xf0, 0);
285 hws
[IMX6SL_CLK_PLL3_PFD1
] = imx_clk_hw_pfd("pll3_pfd1", "pll3_usb_otg", base
+ 0xf0, 1);
286 hws
[IMX6SL_CLK_PLL3_PFD2
] = imx_clk_hw_pfd("pll3_pfd2", "pll3_usb_otg", base
+ 0xf0, 2);
287 hws
[IMX6SL_CLK_PLL3_PFD3
] = imx_clk_hw_pfd("pll3_pfd3", "pll3_usb_otg", base
+ 0xf0, 3);
289 /* name parent_name mult div */
290 hws
[IMX6SL_CLK_PLL2_198M
] = imx_clk_hw_fixed_factor("pll2_198m", "pll2_pfd2", 1, 2);
291 hws
[IMX6SL_CLK_PLL3_120M
] = imx_clk_hw_fixed_factor("pll3_120m", "pll3_usb_otg", 1, 4);
292 hws
[IMX6SL_CLK_PLL3_80M
] = imx_clk_hw_fixed_factor("pll3_80m", "pll3_usb_otg", 1, 6);
293 hws
[IMX6SL_CLK_PLL3_60M
] = imx_clk_hw_fixed_factor("pll3_60m", "pll3_usb_otg", 1, 8);
296 base
= of_iomap(np
, 0);
300 /* name reg shift width parent_names num_parents */
301 hws
[IMX6SL_CLK_STEP
] = imx_clk_hw_mux("step", base
+ 0xc, 8, 1, step_sels
, ARRAY_SIZE(step_sels
));
302 hws
[IMX6SL_CLK_PLL1_SW
] = imx_clk_hw_mux("pll1_sw", base
+ 0xc, 2, 1, pll1_sw_sels
, ARRAY_SIZE(pll1_sw_sels
));
303 hws
[IMX6SL_CLK_OCRAM_ALT_SEL
] = imx_clk_hw_mux("ocram_alt_sel", base
+ 0x14, 7, 1, ocram_alt_sels
, ARRAY_SIZE(ocram_alt_sels
));
304 hws
[IMX6SL_CLK_OCRAM_SEL
] = imx_clk_hw_mux("ocram_sel", base
+ 0x14, 6, 1, ocram_sels
, ARRAY_SIZE(ocram_sels
));
305 hws
[IMX6SL_CLK_PRE_PERIPH2_SEL
] = imx_clk_hw_mux("pre_periph2_sel", base
+ 0x18, 21, 2, pre_periph_sels
, ARRAY_SIZE(pre_periph_sels
));
306 hws
[IMX6SL_CLK_PRE_PERIPH_SEL
] = imx_clk_hw_mux("pre_periph_sel", base
+ 0x18, 18, 2, pre_periph_sels
, ARRAY_SIZE(pre_periph_sels
));
307 hws
[IMX6SL_CLK_PERIPH2_CLK2_SEL
] = imx_clk_hw_mux("periph2_clk2_sel", base
+ 0x18, 20, 1, periph2_clk2_sels
, ARRAY_SIZE(periph2_clk2_sels
));
308 hws
[IMX6SL_CLK_PERIPH_CLK2_SEL
] = imx_clk_hw_mux("periph_clk2_sel", base
+ 0x18, 12, 2, periph_clk2_sels
, ARRAY_SIZE(periph_clk2_sels
));
309 hws
[IMX6SL_CLK_CSI_SEL
] = imx_clk_hw_mux("csi_sel", base
+ 0x3c, 9, 2, csi_sels
, ARRAY_SIZE(csi_sels
));
310 hws
[IMX6SL_CLK_LCDIF_AXI_SEL
] = imx_clk_hw_mux("lcdif_axi_sel", base
+ 0x3c, 14, 2, lcdif_axi_sels
, ARRAY_SIZE(lcdif_axi_sels
));
311 hws
[IMX6SL_CLK_USDHC1_SEL
] = imx_clk_hw_fixup_mux("usdhc1_sel", base
+ 0x1c, 16, 1, usdhc_sels
, ARRAY_SIZE(usdhc_sels
), imx_cscmr1_fixup
);
312 hws
[IMX6SL_CLK_USDHC2_SEL
] = imx_clk_hw_fixup_mux("usdhc2_sel", base
+ 0x1c, 17, 1, usdhc_sels
, ARRAY_SIZE(usdhc_sels
), imx_cscmr1_fixup
);
313 hws
[IMX6SL_CLK_USDHC3_SEL
] = imx_clk_hw_fixup_mux("usdhc3_sel", base
+ 0x1c, 18, 1, usdhc_sels
, ARRAY_SIZE(usdhc_sels
), imx_cscmr1_fixup
);
314 hws
[IMX6SL_CLK_USDHC4_SEL
] = imx_clk_hw_fixup_mux("usdhc4_sel", base
+ 0x1c, 19, 1, usdhc_sels
, ARRAY_SIZE(usdhc_sels
), imx_cscmr1_fixup
);
315 hws
[IMX6SL_CLK_SSI1_SEL
] = imx_clk_hw_fixup_mux("ssi1_sel", base
+ 0x1c, 10, 2, ssi_sels
, ARRAY_SIZE(ssi_sels
), imx_cscmr1_fixup
);
316 hws
[IMX6SL_CLK_SSI2_SEL
] = imx_clk_hw_fixup_mux("ssi2_sel", base
+ 0x1c, 12, 2, ssi_sels
, ARRAY_SIZE(ssi_sels
), imx_cscmr1_fixup
);
317 hws
[IMX6SL_CLK_SSI3_SEL
] = imx_clk_hw_fixup_mux("ssi3_sel", base
+ 0x1c, 14, 2, ssi_sels
, ARRAY_SIZE(ssi_sels
), imx_cscmr1_fixup
);
318 hws
[IMX6SL_CLK_PERCLK_SEL
] = imx_clk_hw_fixup_mux("perclk_sel", base
+ 0x1c, 6, 1, perclk_sels
, ARRAY_SIZE(perclk_sels
), imx_cscmr1_fixup
);
319 hws
[IMX6SL_CLK_PXP_AXI_SEL
] = imx_clk_hw_mux("pxp_axi_sel", base
+ 0x34, 6, 3, pxp_axi_sels
, ARRAY_SIZE(pxp_axi_sels
));
320 hws
[IMX6SL_CLK_EPDC_AXI_SEL
] = imx_clk_hw_mux("epdc_axi_sel", base
+ 0x34, 15, 3, epdc_axi_sels
, ARRAY_SIZE(epdc_axi_sels
));
321 hws
[IMX6SL_CLK_GPU2D_OVG_SEL
] = imx_clk_hw_mux("gpu2d_ovg_sel", base
+ 0x18, 4, 2, gpu2d_ovg_sels
, ARRAY_SIZE(gpu2d_ovg_sels
));
322 hws
[IMX6SL_CLK_GPU2D_SEL
] = imx_clk_hw_mux("gpu2d_sel", base
+ 0x18, 8, 2, gpu2d_sels
, ARRAY_SIZE(gpu2d_sels
));
323 hws
[IMX6SL_CLK_LCDIF_PIX_SEL
] = imx_clk_hw_mux("lcdif_pix_sel", base
+ 0x38, 6, 3, lcdif_pix_sels
, ARRAY_SIZE(lcdif_pix_sels
));
324 hws
[IMX6SL_CLK_EPDC_PIX_SEL
] = imx_clk_hw_mux("epdc_pix_sel", base
+ 0x38, 15, 3, epdc_pix_sels
, ARRAY_SIZE(epdc_pix_sels
));
325 hws
[IMX6SL_CLK_SPDIF0_SEL
] = imx_clk_hw_mux("spdif0_sel", base
+ 0x30, 20, 2, audio_sels
, ARRAY_SIZE(audio_sels
));
326 hws
[IMX6SL_CLK_SPDIF1_SEL
] = imx_clk_hw_mux("spdif1_sel", base
+ 0x30, 7, 2, audio_sels
, ARRAY_SIZE(audio_sels
));
327 hws
[IMX6SL_CLK_EXTERN_AUDIO_SEL
] = imx_clk_hw_mux("extern_audio_sel", base
+ 0x20, 19, 2, audio_sels
, ARRAY_SIZE(audio_sels
));
328 hws
[IMX6SL_CLK_ECSPI_SEL
] = imx_clk_hw_mux("ecspi_sel", base
+ 0x38, 18, 1, ecspi_sels
, ARRAY_SIZE(ecspi_sels
));
329 hws
[IMX6SL_CLK_UART_SEL
] = imx_clk_hw_mux("uart_sel", base
+ 0x24, 6, 1, uart_sels
, ARRAY_SIZE(uart_sels
));
331 /* name reg shift width busy: reg, shift parent_names num_parents */
332 hws
[IMX6SL_CLK_PERIPH
] = imx_clk_hw_busy_mux("periph", base
+ 0x14, 25, 1, base
+ 0x48, 5, periph_sels
, ARRAY_SIZE(periph_sels
));
333 hws
[IMX6SL_CLK_PERIPH2
] = imx_clk_hw_busy_mux("periph2", base
+ 0x14, 26, 1, base
+ 0x48, 3, periph2_sels
, ARRAY_SIZE(periph2_sels
));
335 /* name parent_name reg shift width */
336 hws
[IMX6SL_CLK_OCRAM_PODF
] = imx_clk_hw_busy_divider("ocram_podf", "ocram_sel", base
+ 0x14, 16, 3, base
+ 0x48, 0);
337 hws
[IMX6SL_CLK_PERIPH_CLK2_PODF
] = imx_clk_hw_divider("periph_clk2_podf", "periph_clk2_sel", base
+ 0x14, 27, 3);
338 hws
[IMX6SL_CLK_PERIPH2_CLK2_PODF
] = imx_clk_hw_divider("periph2_clk2_podf", "periph2_clk2_sel", base
+ 0x14, 0, 3);
339 hws
[IMX6SL_CLK_IPG
] = imx_clk_hw_divider("ipg", "ahb", base
+ 0x14, 8, 2);
340 hws
[IMX6SL_CLK_CSI_PODF
] = imx_clk_hw_divider("csi_podf", "csi_sel", base
+ 0x3c, 11, 3);
341 hws
[IMX6SL_CLK_LCDIF_AXI_PODF
] = imx_clk_hw_divider("lcdif_axi_podf", "lcdif_axi_sel", base
+ 0x3c, 16, 3);
342 hws
[IMX6SL_CLK_USDHC1_PODF
] = imx_clk_hw_divider("usdhc1_podf", "usdhc1_sel", base
+ 0x24, 11, 3);
343 hws
[IMX6SL_CLK_USDHC2_PODF
] = imx_clk_hw_divider("usdhc2_podf", "usdhc2_sel", base
+ 0x24, 16, 3);
344 hws
[IMX6SL_CLK_USDHC3_PODF
] = imx_clk_hw_divider("usdhc3_podf", "usdhc3_sel", base
+ 0x24, 19, 3);
345 hws
[IMX6SL_CLK_USDHC4_PODF
] = imx_clk_hw_divider("usdhc4_podf", "usdhc4_sel", base
+ 0x24, 22, 3);
346 hws
[IMX6SL_CLK_SSI1_PRED
] = imx_clk_hw_divider("ssi1_pred", "ssi1_sel", base
+ 0x28, 6, 3);
347 hws
[IMX6SL_CLK_SSI1_PODF
] = imx_clk_hw_divider("ssi1_podf", "ssi1_pred", base
+ 0x28, 0, 6);
348 hws
[IMX6SL_CLK_SSI2_PRED
] = imx_clk_hw_divider("ssi2_pred", "ssi2_sel", base
+ 0x2c, 6, 3);
349 hws
[IMX6SL_CLK_SSI2_PODF
] = imx_clk_hw_divider("ssi2_podf", "ssi2_pred", base
+ 0x2c, 0, 6);
350 hws
[IMX6SL_CLK_SSI3_PRED
] = imx_clk_hw_divider("ssi3_pred", "ssi3_sel", base
+ 0x28, 22, 3);
351 hws
[IMX6SL_CLK_SSI3_PODF
] = imx_clk_hw_divider("ssi3_podf", "ssi3_pred", base
+ 0x28, 16, 6);
352 hws
[IMX6SL_CLK_PERCLK
] = imx_clk_hw_fixup_divider("perclk", "perclk_sel", base
+ 0x1c, 0, 6, imx_cscmr1_fixup
);
353 hws
[IMX6SL_CLK_PXP_AXI_PODF
] = imx_clk_hw_divider("pxp_axi_podf", "pxp_axi_sel", base
+ 0x34, 3, 3);
354 hws
[IMX6SL_CLK_EPDC_AXI_PODF
] = imx_clk_hw_divider("epdc_axi_podf", "epdc_axi_sel", base
+ 0x34, 12, 3);
355 hws
[IMX6SL_CLK_GPU2D_OVG_PODF
] = imx_clk_hw_divider("gpu2d_ovg_podf", "gpu2d_ovg_sel", base
+ 0x18, 26, 3);
356 hws
[IMX6SL_CLK_GPU2D_PODF
] = imx_clk_hw_divider("gpu2d_podf", "gpu2d_sel", base
+ 0x18, 29, 3);
357 hws
[IMX6SL_CLK_LCDIF_PIX_PRED
] = imx_clk_hw_divider("lcdif_pix_pred", "lcdif_pix_sel", base
+ 0x38, 3, 3);
358 hws
[IMX6SL_CLK_EPDC_PIX_PRED
] = imx_clk_hw_divider("epdc_pix_pred", "epdc_pix_sel", base
+ 0x38, 12, 3);
359 hws
[IMX6SL_CLK_LCDIF_PIX_PODF
] = imx_clk_hw_fixup_divider("lcdif_pix_podf", "lcdif_pix_pred", base
+ 0x1c, 20, 3, imx_cscmr1_fixup
);
360 hws
[IMX6SL_CLK_EPDC_PIX_PODF
] = imx_clk_hw_divider("epdc_pix_podf", "epdc_pix_pred", base
+ 0x18, 23, 3);
361 hws
[IMX6SL_CLK_SPDIF0_PRED
] = imx_clk_hw_divider("spdif0_pred", "spdif0_sel", base
+ 0x30, 25, 3);
362 hws
[IMX6SL_CLK_SPDIF0_PODF
] = imx_clk_hw_divider("spdif0_podf", "spdif0_pred", base
+ 0x30, 22, 3);
363 hws
[IMX6SL_CLK_SPDIF1_PRED
] = imx_clk_hw_divider("spdif1_pred", "spdif1_sel", base
+ 0x30, 12, 3);
364 hws
[IMX6SL_CLK_SPDIF1_PODF
] = imx_clk_hw_divider("spdif1_podf", "spdif1_pred", base
+ 0x30, 9, 3);
365 hws
[IMX6SL_CLK_EXTERN_AUDIO_PRED
] = imx_clk_hw_divider("extern_audio_pred", "extern_audio_sel", base
+ 0x28, 9, 3);
366 hws
[IMX6SL_CLK_EXTERN_AUDIO_PODF
] = imx_clk_hw_divider("extern_audio_podf", "extern_audio_pred", base
+ 0x28, 25, 3);
367 hws
[IMX6SL_CLK_ECSPI_ROOT
] = imx_clk_hw_divider("ecspi_root", "ecspi_sel", base
+ 0x38, 19, 6);
368 hws
[IMX6SL_CLK_UART_ROOT
] = imx_clk_hw_divider("uart_root", "uart_sel", base
+ 0x24, 0, 6);
370 /* name parent_name reg shift width busy: reg, shift */
371 hws
[IMX6SL_CLK_AHB
] = imx_clk_hw_busy_divider("ahb", "periph", base
+ 0x14, 10, 3, base
+ 0x48, 1);
372 hws
[IMX6SL_CLK_MMDC_ROOT
] = imx_clk_hw_busy_divider("mmdc", "periph2", base
+ 0x14, 3, 3, base
+ 0x48, 2);
373 hws
[IMX6SL_CLK_ARM
] = imx_clk_hw_busy_divider("arm", "pll1_sw", base
+ 0x10, 0, 3, base
+ 0x48, 16);
375 /* name parent_name reg shift */
376 hws
[IMX6SL_CLK_ECSPI1
] = imx_clk_hw_gate2("ecspi1", "ecspi_root", base
+ 0x6c, 0);
377 hws
[IMX6SL_CLK_ECSPI2
] = imx_clk_hw_gate2("ecspi2", "ecspi_root", base
+ 0x6c, 2);
378 hws
[IMX6SL_CLK_ECSPI3
] = imx_clk_hw_gate2("ecspi3", "ecspi_root", base
+ 0x6c, 4);
379 hws
[IMX6SL_CLK_ECSPI4
] = imx_clk_hw_gate2("ecspi4", "ecspi_root", base
+ 0x6c, 6);
380 hws
[IMX6SL_CLK_ENET
] = imx_clk_hw_gate2("enet", "ipg", base
+ 0x6c, 10);
381 hws
[IMX6SL_CLK_EPIT1
] = imx_clk_hw_gate2("epit1", "perclk", base
+ 0x6c, 12);
382 hws
[IMX6SL_CLK_EPIT2
] = imx_clk_hw_gate2("epit2", "perclk", base
+ 0x6c, 14);
383 hws
[IMX6SL_CLK_EXTERN_AUDIO
] = imx_clk_hw_gate2("extern_audio", "extern_audio_podf", base
+ 0x6c, 16);
384 hws
[IMX6SL_CLK_GPT
] = imx_clk_hw_gate2("gpt", "perclk", base
+ 0x6c, 20);
385 hws
[IMX6SL_CLK_GPT_SERIAL
] = imx_clk_hw_gate2("gpt_serial", "perclk", base
+ 0x6c, 22);
386 hws
[IMX6SL_CLK_GPU2D_OVG
] = imx_clk_hw_gate2("gpu2d_ovg", "gpu2d_ovg_podf", base
+ 0x6c, 26);
387 hws
[IMX6SL_CLK_I2C1
] = imx_clk_hw_gate2("i2c1", "perclk", base
+ 0x70, 6);
388 hws
[IMX6SL_CLK_I2C2
] = imx_clk_hw_gate2("i2c2", "perclk", base
+ 0x70, 8);
389 hws
[IMX6SL_CLK_I2C3
] = imx_clk_hw_gate2("i2c3", "perclk", base
+ 0x70, 10);
390 hws
[IMX6SL_CLK_OCOTP
] = imx_clk_hw_gate2("ocotp", "ipg", base
+ 0x70, 12);
391 hws
[IMX6SL_CLK_CSI
] = imx_clk_hw_gate2("csi", "csi_podf", base
+ 0x74, 0);
392 hws
[IMX6SL_CLK_PXP_AXI
] = imx_clk_hw_gate2("pxp_axi", "pxp_axi_podf", base
+ 0x74, 2);
393 hws
[IMX6SL_CLK_EPDC_AXI
] = imx_clk_hw_gate2("epdc_axi", "epdc_axi_podf", base
+ 0x74, 4);
394 hws
[IMX6SL_CLK_LCDIF_AXI
] = imx_clk_hw_gate2("lcdif_axi", "lcdif_axi_podf", base
+ 0x74, 6);
395 hws
[IMX6SL_CLK_LCDIF_PIX
] = imx_clk_hw_gate2("lcdif_pix", "lcdif_pix_podf", base
+ 0x74, 8);
396 hws
[IMX6SL_CLK_EPDC_PIX
] = imx_clk_hw_gate2("epdc_pix", "epdc_pix_podf", base
+ 0x74, 10);
397 hws
[IMX6SL_CLK_MMDC_P0_IPG
] = imx_clk_hw_gate2_flags("mmdc_p0_ipg", "ipg", base
+ 0x74, 24, CLK_IS_CRITICAL
);
398 hws
[IMX6SL_CLK_MMDC_P1_IPG
] = imx_clk_hw_gate2("mmdc_p1_ipg", "ipg", base
+ 0x74, 26);
399 hws
[IMX6SL_CLK_OCRAM
] = imx_clk_hw_gate2("ocram", "ocram_podf", base
+ 0x74, 28);
400 hws
[IMX6SL_CLK_PWM1
] = imx_clk_hw_gate2("pwm1", "perclk", base
+ 0x78, 16);
401 hws
[IMX6SL_CLK_PWM2
] = imx_clk_hw_gate2("pwm2", "perclk", base
+ 0x78, 18);
402 hws
[IMX6SL_CLK_PWM3
] = imx_clk_hw_gate2("pwm3", "perclk", base
+ 0x78, 20);
403 hws
[IMX6SL_CLK_PWM4
] = imx_clk_hw_gate2("pwm4", "perclk", base
+ 0x78, 22);
404 hws
[IMX6SL_CLK_SDMA
] = imx_clk_hw_gate2("sdma", "ipg", base
+ 0x7c, 6);
405 hws
[IMX6SL_CLK_SPBA
] = imx_clk_hw_gate2("spba", "ipg", base
+ 0x7c, 12);
406 hws
[IMX6SL_CLK_SPDIF
] = imx_clk_hw_gate2_shared("spdif", "spdif0_podf", base
+ 0x7c, 14, &share_count_spdif
);
407 hws
[IMX6SL_CLK_SPDIF_GCLK
] = imx_clk_hw_gate2_shared("spdif_gclk", "ipg", base
+ 0x7c, 14, &share_count_spdif
);
408 hws
[IMX6SL_CLK_SSI1_IPG
] = imx_clk_hw_gate2_shared("ssi1_ipg", "ipg", base
+ 0x7c, 18, &share_count_ssi1
);
409 hws
[IMX6SL_CLK_SSI2_IPG
] = imx_clk_hw_gate2_shared("ssi2_ipg", "ipg", base
+ 0x7c, 20, &share_count_ssi2
);
410 hws
[IMX6SL_CLK_SSI3_IPG
] = imx_clk_hw_gate2_shared("ssi3_ipg", "ipg", base
+ 0x7c, 22, &share_count_ssi3
);
411 hws
[IMX6SL_CLK_SSI1
] = imx_clk_hw_gate2_shared("ssi1", "ssi1_podf", base
+ 0x7c, 18, &share_count_ssi1
);
412 hws
[IMX6SL_CLK_SSI2
] = imx_clk_hw_gate2_shared("ssi2", "ssi2_podf", base
+ 0x7c, 20, &share_count_ssi2
);
413 hws
[IMX6SL_CLK_SSI3
] = imx_clk_hw_gate2_shared("ssi3", "ssi3_podf", base
+ 0x7c, 22, &share_count_ssi3
);
414 hws
[IMX6SL_CLK_UART
] = imx_clk_hw_gate2("uart", "ipg", base
+ 0x7c, 24);
415 hws
[IMX6SL_CLK_UART_SERIAL
] = imx_clk_hw_gate2("uart_serial", "uart_root", base
+ 0x7c, 26);
416 hws
[IMX6SL_CLK_USBOH3
] = imx_clk_hw_gate2("usboh3", "ipg", base
+ 0x80, 0);
417 hws
[IMX6SL_CLK_USDHC1
] = imx_clk_hw_gate2("usdhc1", "usdhc1_podf", base
+ 0x80, 2);
418 hws
[IMX6SL_CLK_USDHC2
] = imx_clk_hw_gate2("usdhc2", "usdhc2_podf", base
+ 0x80, 4);
419 hws
[IMX6SL_CLK_USDHC3
] = imx_clk_hw_gate2("usdhc3", "usdhc3_podf", base
+ 0x80, 6);
420 hws
[IMX6SL_CLK_USDHC4
] = imx_clk_hw_gate2("usdhc4", "usdhc4_podf", base
+ 0x80, 8);
422 /* Ensure the MMDC CH0 handshake is bypassed */
423 imx_mmdc_mask_handshake(base
, 0);
425 imx_check_clk_hws(hws
, IMX6SL_CLK_END
);
427 of_clk_add_hw_provider(np
, of_clk_hw_onecell_get
, clk_hw_data
);
429 /* Ensure the AHB clk is at 132MHz. */
430 ret
= clk_set_rate(hws
[IMX6SL_CLK_AHB
]->clk
, 132000000);
432 pr_warn("%s: failed to set AHB clock rate %d!\n",
435 if (IS_ENABLED(CONFIG_USB_MXS_PHY
)) {
436 clk_prepare_enable(hws
[IMX6SL_CLK_USBPHY1_GATE
]->clk
);
437 clk_prepare_enable(hws
[IMX6SL_CLK_USBPHY2_GATE
]->clk
);
440 /* Audio-related clocks configuration */
441 clk_set_parent(hws
[IMX6SL_CLK_SPDIF0_SEL
]->clk
, hws
[IMX6SL_CLK_PLL3_PFD3
]->clk
);
443 /* set PLL5 video as lcdif pix parent clock */
444 clk_set_parent(hws
[IMX6SL_CLK_LCDIF_PIX_SEL
]->clk
,
445 hws
[IMX6SL_CLK_PLL5_VIDEO_DIV
]->clk
);
447 clk_set_parent(hws
[IMX6SL_CLK_LCDIF_AXI_SEL
]->clk
,
448 hws
[IMX6SL_CLK_PLL2_PFD2
]->clk
);
450 for (i
= 0; i
< ARRAY_SIZE(uart_clk_ids
); i
++) {
451 int index
= uart_clk_ids
[i
];
453 uart_clks
[i
] = &hws
[index
]->clk
;
456 imx_register_uart_clocks(uart_clks
);
458 CLK_OF_DECLARE(imx6sl
, "fsl,imx6sl-ccm", imx6sl_clocks_init
);