1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (c) 2018 MediaTek Inc.
4 * Author: Owen Chen <owen.chen@mediatek.com>
7 #include <linux/clk-provider.h>
8 #include <linux/platform_device.h>
13 #include <dt-bindings/clock/mt6765-clk.h>
15 static const struct mtk_gate_regs mm_cg_regs
= {
21 #define GATE_MM(_id, _name, _parent, _shift) { \
24 .parent_name = _parent, \
25 .regs = &mm_cg_regs, \
27 .ops = &mtk_clk_gate_ops_setclr, \
30 static const struct mtk_gate mm_clks
[] = {
32 GATE_MM(CLK_MM_MDP_RDMA0
, "mm_mdp_rdma0", "mm_ck", 0),
33 GATE_MM(CLK_MM_MDP_CCORR0
, "mm_mdp_ccorr0", "mm_ck", 1),
34 GATE_MM(CLK_MM_MDP_RSZ0
, "mm_mdp_rsz0", "mm_ck", 2),
35 GATE_MM(CLK_MM_MDP_RSZ1
, "mm_mdp_rsz1", "mm_ck", 3),
36 GATE_MM(CLK_MM_MDP_TDSHP0
, "mm_mdp_tdshp0", "mm_ck", 4),
37 GATE_MM(CLK_MM_MDP_WROT0
, "mm_mdp_wrot0", "mm_ck", 5),
38 GATE_MM(CLK_MM_MDP_WDMA0
, "mm_mdp_wdma0", "mm_ck", 6),
39 GATE_MM(CLK_MM_DISP_OVL0
, "mm_disp_ovl0", "mm_ck", 7),
40 GATE_MM(CLK_MM_DISP_OVL0_2L
, "mm_disp_ovl0_2l", "mm_ck", 8),
41 GATE_MM(CLK_MM_DISP_RSZ0
, "mm_disp_rsz0", "mm_ck", 9),
42 GATE_MM(CLK_MM_DISP_RDMA0
, "mm_disp_rdma0", "mm_ck", 10),
43 GATE_MM(CLK_MM_DISP_WDMA0
, "mm_disp_wdma0", "mm_ck", 11),
44 GATE_MM(CLK_MM_DISP_COLOR0
, "mm_disp_color0", "mm_ck", 12),
45 GATE_MM(CLK_MM_DISP_CCORR0
, "mm_disp_ccorr0", "mm_ck", 13),
46 GATE_MM(CLK_MM_DISP_AAL0
, "mm_disp_aal0", "mm_ck", 14),
47 GATE_MM(CLK_MM_DISP_GAMMA0
, "mm_disp_gamma0", "mm_ck", 15),
48 GATE_MM(CLK_MM_DISP_DITHER0
, "mm_disp_dither0", "mm_ck", 16),
49 GATE_MM(CLK_MM_DSI0
, "mm_dsi0", "mm_ck", 17),
50 GATE_MM(CLK_MM_FAKE_ENG
, "mm_fake_eng", "mm_ck", 18),
51 GATE_MM(CLK_MM_SMI_COMMON
, "mm_smi_common", "mm_ck", 19),
52 GATE_MM(CLK_MM_SMI_LARB0
, "mm_smi_larb0", "mm_ck", 20),
53 GATE_MM(CLK_MM_SMI_COMM0
, "mm_smi_comm0", "mm_ck", 21),
54 GATE_MM(CLK_MM_SMI_COMM1
, "mm_smi_comm1", "mm_ck", 22),
55 GATE_MM(CLK_MM_CAM_MDP
, "mm_cam_mdp_ck", "mm_ck", 23),
56 GATE_MM(CLK_MM_SMI_IMG
, "mm_smi_img_ck", "mm_ck", 24),
57 GATE_MM(CLK_MM_SMI_CAM
, "mm_smi_cam_ck", "mm_ck", 25),
58 GATE_MM(CLK_MM_IMG_DL_RELAY
, "mm_img_dl_relay", "mm_ck", 26),
59 GATE_MM(CLK_MM_IMG_DL_ASYNC_TOP
, "mm_imgdl_async", "mm_ck", 27),
60 GATE_MM(CLK_MM_DIG_DSI
, "mm_dig_dsi_ck", "mm_ck", 28),
61 GATE_MM(CLK_MM_F26M_HRTWT
, "mm_hrtwt", "f_f26m_ck", 29),
64 static int clk_mt6765_mm_probe(struct platform_device
*pdev
)
66 struct clk_onecell_data
*clk_data
;
68 struct device_node
*node
= pdev
->dev
.of_node
;
70 clk_data
= mtk_alloc_clk_data(CLK_MM_NR_CLK
);
72 mtk_clk_register_gates(node
, mm_clks
, ARRAY_SIZE(mm_clks
), clk_data
);
74 r
= of_clk_add_provider(node
, of_clk_src_onecell_get
, clk_data
);
77 pr_err("%s(): could not register clock provider: %d\n",
83 static const struct of_device_id of_match_clk_mt6765_mm
[] = {
84 { .compatible
= "mediatek,mt6765-mmsys", },
88 static struct platform_driver clk_mt6765_mm_drv
= {
89 .probe
= clk_mt6765_mm_probe
,
91 .name
= "clk-mt6765-mm",
92 .of_match_table
= of_match_clk_mt6765_mm
,
96 builtin_platform_driver(clk_mt6765_mm_drv
);