1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (c) 2017 MediaTek Inc.
4 * Author: Chen Zhong <chen.zhong@mediatek.com>
5 * Sean Wang <sean.wang@mediatek.com>
8 #include <linux/clk-provider.h>
10 #include <linux/of_address.h>
11 #include <linux/of_device.h>
12 #include <linux/platform_device.h>
16 #include "clk-cpumux.h"
18 #include <dt-bindings/clock/mt7622-clk.h>
19 #include <linux/clk.h> /* for consumer */
21 #define MT7622_PLL_FMAX (2500UL * MHZ)
22 #define CON0_MT7622_RST_BAR BIT(27)
24 #define PLL_xtal(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,\
25 _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
26 _pcw_shift, _div_table, _parent_name) { \
30 .pwr_reg = _pwr_reg, \
31 .en_mask = _en_mask, \
33 .rst_bar_mask = CON0_MT7622_RST_BAR, \
34 .fmax = MT7622_PLL_FMAX, \
35 .pcwbits = _pcwbits, \
37 .pd_shift = _pd_shift, \
38 .tuner_reg = _tuner_reg, \
39 .pcw_reg = _pcw_reg, \
40 .pcw_shift = _pcw_shift, \
41 .div_table = _div_table, \
42 .parent_name = _parent_name, \
45 #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
46 _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
48 PLL_xtal(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,\
49 _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \
52 #define GATE_APMIXED(_id, _name, _parent, _shift) { \
55 .parent_name = _parent, \
56 .regs = &apmixed_cg_regs, \
58 .ops = &mtk_clk_gate_ops_no_setclr_inv, \
61 #define GATE_INFRA(_id, _name, _parent, _shift) { \
64 .parent_name = _parent, \
65 .regs = &infra_cg_regs, \
67 .ops = &mtk_clk_gate_ops_setclr, \
70 #define GATE_TOP0(_id, _name, _parent, _shift) { \
73 .parent_name = _parent, \
74 .regs = &top0_cg_regs, \
76 .ops = &mtk_clk_gate_ops_no_setclr, \
79 #define GATE_TOP1(_id, _name, _parent, _shift) { \
82 .parent_name = _parent, \
83 .regs = &top1_cg_regs, \
85 .ops = &mtk_clk_gate_ops_no_setclr, \
88 #define GATE_PERI0(_id, _name, _parent, _shift) { \
91 .parent_name = _parent, \
92 .regs = &peri0_cg_regs, \
94 .ops = &mtk_clk_gate_ops_setclr, \
97 #define GATE_PERI1(_id, _name, _parent, _shift) { \
100 .parent_name = _parent, \
101 .regs = &peri1_cg_regs, \
103 .ops = &mtk_clk_gate_ops_setclr, \
106 static DEFINE_SPINLOCK(mt7622_clk_lock
);
108 static const char * const infra_mux1_parents
[] = {
115 static const char * const axi_parents
[] = {
125 static const char * const mem_parents
[] = {
130 static const char * const ddrphycfg_parents
[] = {
135 static const char * const eth_parents
[] = {
145 static const char * const pwm_parents
[] = {
150 static const char * const f10m_ref_parents
[] = {
155 static const char * const nfi_infra_parents
[] = {
173 static const char * const flash_parents
[] = {
184 static const char * const uart_parents
[] = {
189 static const char * const spi0_parents
[] = {
200 static const char * const spi1_parents
[] = {
211 static const char * const msdc30_0_parents
[] = {
217 static const char * const a1sys_hp_parents
[] = {
224 static const char * const intdir_parents
[] = {
231 static const char * const aud_intbus_parents
[] = {
238 static const char * const pmicspi_parents
[] = {
247 static const char * const atb_parents
[] = {
253 static const char * const audio_parents
[] = {
260 static const char * const usb20_parents
[] = {
267 static const char * const aud1_parents
[] = {
272 static const char * const aud2_parents
[] = {
277 static const char * const asm_l_parents
[] = {
284 static const char * const apll1_ck_parents
[] = {
289 static const char * const peribus_ck_parents
[] = {
294 static const struct mtk_gate_regs apmixed_cg_regs
= {
300 static const struct mtk_gate_regs infra_cg_regs
= {
306 static const struct mtk_gate_regs top0_cg_regs
= {
312 static const struct mtk_gate_regs top1_cg_regs
= {
318 static const struct mtk_gate_regs peri0_cg_regs
= {
324 static const struct mtk_gate_regs peri1_cg_regs
= {
330 static const struct mtk_pll_data plls
[] = {
331 PLL(CLK_APMIXED_ARMPLL
, "armpll", 0x0200, 0x020C, 0x00000001,
332 PLL_AO
, 21, 0x0204, 24, 0, 0x0204, 0),
333 PLL(CLK_APMIXED_MAINPLL
, "mainpll", 0x0210, 0x021C, 0x00000001,
334 HAVE_RST_BAR
, 21, 0x0214, 24, 0, 0x0214, 0),
335 PLL(CLK_APMIXED_UNIV2PLL
, "univ2pll", 0x0220, 0x022C, 0x00000001,
336 HAVE_RST_BAR
, 7, 0x0224, 24, 0, 0x0224, 14),
337 PLL(CLK_APMIXED_ETH1PLL
, "eth1pll", 0x0300, 0x0310, 0x00000001,
338 0, 21, 0x0300, 1, 0, 0x0304, 0),
339 PLL(CLK_APMIXED_ETH2PLL
, "eth2pll", 0x0314, 0x0320, 0x00000001,
340 0, 21, 0x0314, 1, 0, 0x0318, 0),
341 PLL(CLK_APMIXED_AUD1PLL
, "aud1pll", 0x0324, 0x0330, 0x00000001,
342 0, 31, 0x0324, 1, 0, 0x0328, 0),
343 PLL(CLK_APMIXED_AUD2PLL
, "aud2pll", 0x0334, 0x0340, 0x00000001,
344 0, 31, 0x0334, 1, 0, 0x0338, 0),
345 PLL(CLK_APMIXED_TRGPLL
, "trgpll", 0x0344, 0x0354, 0x00000001,
346 0, 21, 0x0344, 1, 0, 0x0348, 0),
347 PLL(CLK_APMIXED_SGMIPLL
, "sgmipll", 0x0358, 0x0368, 0x00000001,
348 0, 21, 0x0358, 1, 0, 0x035C, 0),
351 static const struct mtk_gate apmixed_clks
[] = {
352 GATE_APMIXED(CLK_APMIXED_MAIN_CORE_EN
, "main_core_en", "mainpll", 5),
355 static const struct mtk_gate infra_clks
[] = {
356 GATE_INFRA(CLK_INFRA_DBGCLK_PD
, "infra_dbgclk_pd", "axi_sel", 0),
357 GATE_INFRA(CLK_INFRA_TRNG
, "trng_ck", "axi_sel", 2),
358 GATE_INFRA(CLK_INFRA_AUDIO_PD
, "infra_audio_pd", "aud_intbus_sel", 5),
359 GATE_INFRA(CLK_INFRA_IRRX_PD
, "infra_irrx_pd", "irrx_sel", 16),
360 GATE_INFRA(CLK_INFRA_APXGPT_PD
, "infra_apxgpt_pd", "f10m_ref_sel", 18),
361 GATE_INFRA(CLK_INFRA_PMIC_PD
, "infra_pmic_pd", "pmicspi_sel", 22),
364 static const struct mtk_fixed_clk top_fixed_clks
[] = {
365 FIXED_CLK(CLK_TOP_TO_U2_PHY
, "to_u2_phy", "clkxtal",
367 FIXED_CLK(CLK_TOP_TO_U2_PHY_1P
, "to_u2_phy_1p", "clkxtal",
369 FIXED_CLK(CLK_TOP_PCIE0_PIPE_EN
, "pcie0_pipe_en", "clkxtal",
371 FIXED_CLK(CLK_TOP_PCIE1_PIPE_EN
, "pcie1_pipe_en", "clkxtal",
373 FIXED_CLK(CLK_TOP_SSUSB_TX250M
, "ssusb_tx250m", "clkxtal",
375 FIXED_CLK(CLK_TOP_SSUSB_EQ_RX250M
, "ssusb_eq_rx250m", "clkxtal",
377 FIXED_CLK(CLK_TOP_SSUSB_CDR_REF
, "ssusb_cdr_ref", "clkxtal",
379 FIXED_CLK(CLK_TOP_SSUSB_CDR_FB
, "ssusb_cdr_fb", "clkxtal",
381 FIXED_CLK(CLK_TOP_SATA_ASIC
, "sata_asic", "clkxtal",
383 FIXED_CLK(CLK_TOP_SATA_RBC
, "sata_rbc", "clkxtal",
387 static const struct mtk_fixed_factor top_divs
[] = {
388 FACTOR(CLK_TOP_TO_USB3_SYS
, "to_usb3_sys", "eth1pll", 1, 4),
389 FACTOR(CLK_TOP_P1_1MHZ
, "p1_1mhz", "eth1pll", 1, 500),
390 FACTOR(CLK_TOP_4MHZ
, "free_run_4mhz", "eth1pll", 1, 125),
391 FACTOR(CLK_TOP_P0_1MHZ
, "p0_1mhz", "eth1pll", 1, 500),
392 FACTOR(CLK_TOP_TXCLK_SRC_PRE
, "txclk_src_pre", "sgmiipll_d2", 1, 1),
393 FACTOR(CLK_TOP_RTC
, "rtc", "clkxtal", 1, 1024),
394 FACTOR(CLK_TOP_MEMPLL
, "mempll", "clkxtal", 32, 1),
395 FACTOR(CLK_TOP_DMPLL
, "dmpll_ck", "mempll", 1, 1),
396 FACTOR(CLK_TOP_SYSPLL_D2
, "syspll_d2", "mainpll", 1, 2),
397 FACTOR(CLK_TOP_SYSPLL1_D2
, "syspll1_d2", "mainpll", 1, 4),
398 FACTOR(CLK_TOP_SYSPLL1_D4
, "syspll1_d4", "mainpll", 1, 8),
399 FACTOR(CLK_TOP_SYSPLL1_D8
, "syspll1_d8", "mainpll", 1, 16),
400 FACTOR(CLK_TOP_SYSPLL2_D4
, "syspll2_d4", "mainpll", 1, 12),
401 FACTOR(CLK_TOP_SYSPLL2_D8
, "syspll2_d8", "mainpll", 1, 24),
402 FACTOR(CLK_TOP_SYSPLL_D5
, "syspll_d5", "mainpll", 1, 5),
403 FACTOR(CLK_TOP_SYSPLL3_D2
, "syspll3_d2", "mainpll", 1, 10),
404 FACTOR(CLK_TOP_SYSPLL3_D4
, "syspll3_d4", "mainpll", 1, 20),
405 FACTOR(CLK_TOP_SYSPLL4_D2
, "syspll4_d2", "mainpll", 1, 14),
406 FACTOR(CLK_TOP_SYSPLL4_D4
, "syspll4_d4", "mainpll", 1, 28),
407 FACTOR(CLK_TOP_SYSPLL4_D16
, "syspll4_d16", "mainpll", 1, 112),
408 FACTOR(CLK_TOP_UNIVPLL
, "univpll", "univ2pll", 1, 2),
409 FACTOR(CLK_TOP_UNIVPLL_D2
, "univpll_d2", "univpll", 1, 2),
410 FACTOR(CLK_TOP_UNIVPLL1_D2
, "univpll1_d2", "univpll", 1, 4),
411 FACTOR(CLK_TOP_UNIVPLL1_D4
, "univpll1_d4", "univpll", 1, 8),
412 FACTOR(CLK_TOP_UNIVPLL1_D8
, "univpll1_d8", "univpll", 1, 16),
413 FACTOR(CLK_TOP_UNIVPLL1_D16
, "univpll1_d16", "univpll", 1, 32),
414 FACTOR(CLK_TOP_UNIVPLL2_D2
, "univpll2_d2", "univpll", 1, 6),
415 FACTOR(CLK_TOP_UNIVPLL2_D4
, "univpll2_d4", "univpll", 1, 12),
416 FACTOR(CLK_TOP_UNIVPLL2_D8
, "univpll2_d8", "univpll", 1, 24),
417 FACTOR(CLK_TOP_UNIVPLL2_D16
, "univpll2_d16", "univpll", 1, 48),
418 FACTOR(CLK_TOP_UNIVPLL_D5
, "univpll_d5", "univpll", 1, 5),
419 FACTOR(CLK_TOP_UNIVPLL3_D2
, "univpll3_d2", "univpll", 1, 10),
420 FACTOR(CLK_TOP_UNIVPLL3_D4
, "univpll3_d4", "univpll", 1, 20),
421 FACTOR(CLK_TOP_UNIVPLL3_D16
, "univpll3_d16", "univpll", 1, 80),
422 FACTOR(CLK_TOP_UNIVPLL_D7
, "univpll_d7", "univpll", 1, 7),
423 FACTOR(CLK_TOP_UNIVPLL_D80_D4
, "univpll_d80_d4", "univpll", 1, 320),
424 FACTOR(CLK_TOP_UNIV48M
, "univ48m", "univpll", 1, 25),
425 FACTOR(CLK_TOP_SGMIIPLL
, "sgmiipll_ck", "sgmipll", 1, 1),
426 FACTOR(CLK_TOP_SGMIIPLL_D2
, "sgmiipll_d2", "sgmipll", 1, 2),
427 FACTOR(CLK_TOP_AUD1PLL
, "aud1pll_ck", "aud1pll", 1, 1),
428 FACTOR(CLK_TOP_AUD2PLL
, "aud2pll_ck", "aud2pll", 1, 1),
429 FACTOR(CLK_TOP_AUD_I2S2_MCK
, "aud_i2s2_mck", "i2s2_mck_sel", 1, 2),
430 FACTOR(CLK_TOP_TO_USB3_REF
, "to_usb3_ref", "univpll2_d4", 1, 4),
431 FACTOR(CLK_TOP_PCIE1_MAC_EN
, "pcie1_mac_en", "univpll1_d4", 1, 1),
432 FACTOR(CLK_TOP_PCIE0_MAC_EN
, "pcie0_mac_en", "univpll1_d4", 1, 1),
433 FACTOR(CLK_TOP_ETH_500M
, "eth_500m", "eth1pll", 1, 1),
436 static const struct mtk_gate top_clks
[] = {
438 GATE_TOP0(CLK_TOP_APLL1_DIV_PD
, "apll1_ck_div_pd", "apll1_ck_div", 0),
439 GATE_TOP0(CLK_TOP_APLL2_DIV_PD
, "apll2_ck_div_pd", "apll2_ck_div", 1),
440 GATE_TOP0(CLK_TOP_I2S0_MCK_DIV_PD
, "i2s0_mck_div_pd", "i2s0_mck_div",
442 GATE_TOP0(CLK_TOP_I2S1_MCK_DIV_PD
, "i2s1_mck_div_pd", "i2s1_mck_div",
444 GATE_TOP0(CLK_TOP_I2S2_MCK_DIV_PD
, "i2s2_mck_div_pd", "i2s2_mck_div",
446 GATE_TOP0(CLK_TOP_I2S3_MCK_DIV_PD
, "i2s3_mck_div_pd", "i2s3_mck_div",
450 GATE_TOP1(CLK_TOP_A1SYS_HP_DIV_PD
, "a1sys_div_pd", "a1sys_div", 0),
451 GATE_TOP1(CLK_TOP_A2SYS_HP_DIV_PD
, "a2sys_div_pd", "a2sys_div", 16),
454 static const struct mtk_clk_divider top_adj_divs
[] = {
455 DIV_ADJ(CLK_TOP_APLL1_DIV
, "apll1_ck_div", "apll1_ck_sel",
457 DIV_ADJ(CLK_TOP_APLL2_DIV
, "apll2_ck_div", "apll2_ck_sel",
459 DIV_ADJ(CLK_TOP_I2S0_MCK_DIV
, "i2s0_mck_div", "i2s0_mck_sel",
461 DIV_ADJ(CLK_TOP_I2S1_MCK_DIV
, "i2s1_mck_div", "i2s1_mck_sel",
463 DIV_ADJ(CLK_TOP_I2S2_MCK_DIV
, "i2s2_mck_div", "aud_i2s2_mck",
465 DIV_ADJ(CLK_TOP_I2S3_MCK_DIV
, "i2s3_mck_div", "i2s3_mck_sel",
467 DIV_ADJ(CLK_TOP_A1SYS_HP_DIV
, "a1sys_div", "a1sys_hp_sel",
469 DIV_ADJ(CLK_TOP_A2SYS_HP_DIV
, "a2sys_div", "a2sys_hp_sel",
473 static const struct mtk_gate peri_clks
[] = {
475 GATE_PERI0(CLK_PERI_THERM_PD
, "peri_therm_pd", "axi_sel", 1),
476 GATE_PERI0(CLK_PERI_PWM1_PD
, "peri_pwm1_pd", "clkxtal", 2),
477 GATE_PERI0(CLK_PERI_PWM2_PD
, "peri_pwm2_pd", "clkxtal", 3),
478 GATE_PERI0(CLK_PERI_PWM3_PD
, "peri_pwm3_pd", "clkxtal", 4),
479 GATE_PERI0(CLK_PERI_PWM4_PD
, "peri_pwm4_pd", "clkxtal", 5),
480 GATE_PERI0(CLK_PERI_PWM5_PD
, "peri_pwm5_pd", "clkxtal", 6),
481 GATE_PERI0(CLK_PERI_PWM6_PD
, "peri_pwm6_pd", "clkxtal", 7),
482 GATE_PERI0(CLK_PERI_PWM7_PD
, "peri_pwm7_pd", "clkxtal", 8),
483 GATE_PERI0(CLK_PERI_PWM_PD
, "peri_pwm_pd", "clkxtal", 9),
484 GATE_PERI0(CLK_PERI_AP_DMA_PD
, "peri_ap_dma_pd", "axi_sel", 12),
485 GATE_PERI0(CLK_PERI_MSDC30_0_PD
, "peri_msdc30_0", "msdc30_0_sel", 13),
486 GATE_PERI0(CLK_PERI_MSDC30_1_PD
, "peri_msdc30_1", "msdc30_1_sel", 14),
487 GATE_PERI0(CLK_PERI_UART0_PD
, "peri_uart0_pd", "axi_sel", 17),
488 GATE_PERI0(CLK_PERI_UART1_PD
, "peri_uart1_pd", "axi_sel", 18),
489 GATE_PERI0(CLK_PERI_UART2_PD
, "peri_uart2_pd", "axi_sel", 19),
490 GATE_PERI0(CLK_PERI_UART3_PD
, "peri_uart3_pd", "axi_sel", 20),
491 GATE_PERI0(CLK_PERI_UART4_PD
, "peri_uart4_pd", "axi_sel", 21),
492 GATE_PERI0(CLK_PERI_BTIF_PD
, "peri_btif_pd", "axi_sel", 22),
493 GATE_PERI0(CLK_PERI_I2C0_PD
, "peri_i2c0_pd", "axi_sel", 23),
494 GATE_PERI0(CLK_PERI_I2C1_PD
, "peri_i2c1_pd", "axi_sel", 24),
495 GATE_PERI0(CLK_PERI_I2C2_PD
, "peri_i2c2_pd", "axi_sel", 25),
496 GATE_PERI0(CLK_PERI_SPI1_PD
, "peri_spi1_pd", "spi1_sel", 26),
497 GATE_PERI0(CLK_PERI_AUXADC_PD
, "peri_auxadc_pd", "clkxtal", 27),
498 GATE_PERI0(CLK_PERI_SPI0_PD
, "peri_spi0_pd", "spi0_sel", 28),
499 GATE_PERI0(CLK_PERI_SNFI_PD
, "peri_snfi_pd", "nfi_infra_sel", 29),
500 GATE_PERI0(CLK_PERI_NFI_PD
, "peri_nfi_pd", "axi_sel", 30),
501 GATE_PERI0(CLK_PERI_NFIECC_PD
, "peri_nfiecc_pd", "axi_sel", 31),
504 GATE_PERI1(CLK_PERI_FLASH_PD
, "peri_flash_pd", "flash_sel", 1),
505 GATE_PERI1(CLK_PERI_IRTX_PD
, "peri_irtx_pd", "irtx_sel", 2),
508 static struct mtk_composite infra_muxes
[] = {
509 MUX(CLK_INFRA_MUX1_SEL
, "infra_mux1_sel", infra_mux1_parents
,
513 static struct mtk_composite top_muxes
[] = {
515 MUX_GATE(CLK_TOP_AXI_SEL
, "axi_sel", axi_parents
,
517 MUX_GATE(CLK_TOP_MEM_SEL
, "mem_sel", mem_parents
,
519 MUX_GATE(CLK_TOP_DDRPHYCFG_SEL
, "ddrphycfg_sel", ddrphycfg_parents
,
521 MUX_GATE(CLK_TOP_ETH_SEL
, "eth_sel", eth_parents
,
525 MUX_GATE(CLK_TOP_PWM_SEL
, "pwm_sel", pwm_parents
,
527 MUX_GATE(CLK_TOP_F10M_REF_SEL
, "f10m_ref_sel", f10m_ref_parents
,
529 MUX_GATE(CLK_TOP_NFI_INFRA_SEL
, "nfi_infra_sel", nfi_infra_parents
,
531 MUX_GATE(CLK_TOP_FLASH_SEL
, "flash_sel", flash_parents
,
535 MUX_GATE(CLK_TOP_UART_SEL
, "uart_sel", uart_parents
,
537 MUX_GATE(CLK_TOP_SPI0_SEL
, "spi0_sel", spi0_parents
,
539 MUX_GATE(CLK_TOP_SPI1_SEL
, "spi1_sel", spi1_parents
,
541 MUX_GATE(CLK_TOP_MSDC50_0_SEL
, "msdc50_0_sel", uart_parents
,
545 MUX_GATE(CLK_TOP_MSDC30_0_SEL
, "msdc30_0_sel", msdc30_0_parents
,
547 MUX_GATE(CLK_TOP_MSDC30_1_SEL
, "msdc30_1_sel", msdc30_0_parents
,
549 MUX_GATE(CLK_TOP_A1SYS_HP_SEL
, "a1sys_hp_sel", a1sys_hp_parents
,
551 MUX_GATE(CLK_TOP_A2SYS_HP_SEL
, "a2sys_hp_sel", a1sys_hp_parents
,
555 MUX_GATE(CLK_TOP_INTDIR_SEL
, "intdir_sel", intdir_parents
,
557 MUX_GATE(CLK_TOP_AUD_INTBUS_SEL
, "aud_intbus_sel", aud_intbus_parents
,
559 MUX_GATE(CLK_TOP_PMICSPI_SEL
, "pmicspi_sel", pmicspi_parents
,
561 MUX_GATE(CLK_TOP_SCP_SEL
, "scp_sel", ddrphycfg_parents
,
565 MUX_GATE(CLK_TOP_ATB_SEL
, "atb_sel", atb_parents
,
567 MUX_GATE(CLK_TOP_HIF_SEL
, "hif_sel", eth_parents
,
569 MUX_GATE(CLK_TOP_AUDIO_SEL
, "audio_sel", audio_parents
,
571 MUX_GATE(CLK_TOP_U2_SEL
, "usb20_sel", usb20_parents
,
575 MUX_GATE(CLK_TOP_AUD1_SEL
, "aud1_sel", aud1_parents
,
577 MUX_GATE(CLK_TOP_AUD2_SEL
, "aud2_sel", aud2_parents
,
579 MUX_GATE(CLK_TOP_IRRX_SEL
, "irrx_sel", f10m_ref_parents
,
581 MUX_GATE(CLK_TOP_IRTX_SEL
, "irtx_sel", f10m_ref_parents
,
585 MUX_GATE(CLK_TOP_ASM_L_SEL
, "asm_l_sel", asm_l_parents
,
587 MUX_GATE(CLK_TOP_ASM_M_SEL
, "asm_m_sel", asm_l_parents
,
589 MUX_GATE(CLK_TOP_ASM_H_SEL
, "asm_h_sel", asm_l_parents
,
593 MUX(CLK_TOP_APLL1_SEL
, "apll1_ck_sel", apll1_ck_parents
,
595 MUX(CLK_TOP_APLL2_SEL
, "apll2_ck_sel", apll1_ck_parents
,
597 MUX(CLK_TOP_I2S0_MCK_SEL
, "i2s0_mck_sel", apll1_ck_parents
,
599 MUX(CLK_TOP_I2S1_MCK_SEL
, "i2s1_mck_sel", apll1_ck_parents
,
601 MUX(CLK_TOP_I2S2_MCK_SEL
, "i2s2_mck_sel", apll1_ck_parents
,
603 MUX(CLK_TOP_I2S3_MCK_SEL
, "i2s3_mck_sel", apll1_ck_parents
,
607 static struct mtk_composite peri_muxes
[] = {
608 /* PERI_GLOBALCON_CKSEL */
609 MUX(CLK_PERIBUS_SEL
, "peribus_ck_sel", peribus_ck_parents
, 0x05C, 0, 1),
612 static int mtk_topckgen_init(struct platform_device
*pdev
)
614 struct clk_onecell_data
*clk_data
;
616 struct device_node
*node
= pdev
->dev
.of_node
;
618 base
= devm_platform_ioremap_resource(pdev
, 0);
620 return PTR_ERR(base
);
622 clk_data
= mtk_alloc_clk_data(CLK_TOP_NR_CLK
);
624 mtk_clk_register_fixed_clks(top_fixed_clks
, ARRAY_SIZE(top_fixed_clks
),
627 mtk_clk_register_factors(top_divs
, ARRAY_SIZE(top_divs
),
630 mtk_clk_register_composites(top_muxes
, ARRAY_SIZE(top_muxes
),
631 base
, &mt7622_clk_lock
, clk_data
);
633 mtk_clk_register_dividers(top_adj_divs
, ARRAY_SIZE(top_adj_divs
),
634 base
, &mt7622_clk_lock
, clk_data
);
636 mtk_clk_register_gates(node
, top_clks
, ARRAY_SIZE(top_clks
),
639 clk_prepare_enable(clk_data
->clks
[CLK_TOP_AXI_SEL
]);
640 clk_prepare_enable(clk_data
->clks
[CLK_TOP_MEM_SEL
]);
641 clk_prepare_enable(clk_data
->clks
[CLK_TOP_DDRPHYCFG_SEL
]);
643 return of_clk_add_provider(node
, of_clk_src_onecell_get
, clk_data
);
646 static int mtk_infrasys_init(struct platform_device
*pdev
)
648 struct device_node
*node
= pdev
->dev
.of_node
;
649 struct clk_onecell_data
*clk_data
;
652 clk_data
= mtk_alloc_clk_data(CLK_INFRA_NR_CLK
);
654 mtk_clk_register_gates(node
, infra_clks
, ARRAY_SIZE(infra_clks
),
657 mtk_clk_register_cpumuxes(node
, infra_muxes
, ARRAY_SIZE(infra_muxes
),
660 r
= of_clk_add_provider(node
, of_clk_src_onecell_get
,
665 mtk_register_reset_controller(node
, 1, 0x30);
670 static int mtk_apmixedsys_init(struct platform_device
*pdev
)
672 struct clk_onecell_data
*clk_data
;
673 struct device_node
*node
= pdev
->dev
.of_node
;
675 clk_data
= mtk_alloc_clk_data(CLK_APMIXED_NR_CLK
);
679 mtk_clk_register_plls(node
, plls
, ARRAY_SIZE(plls
),
682 mtk_clk_register_gates(node
, apmixed_clks
,
683 ARRAY_SIZE(apmixed_clks
), clk_data
);
685 clk_prepare_enable(clk_data
->clks
[CLK_APMIXED_ARMPLL
]);
686 clk_prepare_enable(clk_data
->clks
[CLK_APMIXED_MAIN_CORE_EN
]);
688 return of_clk_add_provider(node
, of_clk_src_onecell_get
, clk_data
);
691 static int mtk_pericfg_init(struct platform_device
*pdev
)
693 struct clk_onecell_data
*clk_data
;
696 struct device_node
*node
= pdev
->dev
.of_node
;
698 base
= devm_platform_ioremap_resource(pdev
, 0);
700 return PTR_ERR(base
);
702 clk_data
= mtk_alloc_clk_data(CLK_PERI_NR_CLK
);
704 mtk_clk_register_gates(node
, peri_clks
, ARRAY_SIZE(peri_clks
),
707 mtk_clk_register_composites(peri_muxes
, ARRAY_SIZE(peri_muxes
), base
,
708 &mt7622_clk_lock
, clk_data
);
710 r
= of_clk_add_provider(node
, of_clk_src_onecell_get
, clk_data
);
714 clk_prepare_enable(clk_data
->clks
[CLK_PERI_UART0_PD
]);
716 mtk_register_reset_controller(node
, 2, 0x0);
721 static const struct of_device_id of_match_clk_mt7622
[] = {
723 .compatible
= "mediatek,mt7622-apmixedsys",
724 .data
= mtk_apmixedsys_init
,
726 .compatible
= "mediatek,mt7622-infracfg",
727 .data
= mtk_infrasys_init
,
729 .compatible
= "mediatek,mt7622-topckgen",
730 .data
= mtk_topckgen_init
,
732 .compatible
= "mediatek,mt7622-pericfg",
733 .data
= mtk_pericfg_init
,
739 static int clk_mt7622_probe(struct platform_device
*pdev
)
741 int (*clk_init
)(struct platform_device
*);
744 clk_init
= of_device_get_match_data(&pdev
->dev
);
751 "could not register clock provider: %s: %d\n",
757 static struct platform_driver clk_mt7622_drv
= {
758 .probe
= clk_mt7622_probe
,
760 .name
= "clk-mt7622",
761 .of_match_table
= of_match_clk_mt7622
,
765 static int clk_mt7622_init(void)
767 return platform_driver_register(&clk_mt7622_drv
);
770 arch_initcall(clk_mt7622_init
);