1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Copyright (C) Freescale Semicondutor, Inc. 2007, 2008.
4 * Copyright (C) Semihalf 2009
5 * Copyright (C) Ilya Yanok, Emcraft Systems 2010
6 * Copyright (C) Alexander Popov, Promcontroller 2014
7 * Copyright (C) Mario Six, Guntermann & Drunck GmbH, 2016
9 * Written by Piotr Ziecik <kosmo@semihalf.com>. Hardware description
10 * (defines, structures and comments) was taken from MPC5121 DMA driver
11 * written by Hongjun Chen <hong-jun.chen@freescale.com>.
13 * Approved as OSADL project by a majority of OSADL members and funded
14 * by OSADL membership fees in 2009; for details see www.osadl.org.
18 * MPC512x and MPC8308 DMA driver. It supports memory to memory data transfers
19 * (tested using dmatest module) and data transfers between memory and
20 * peripheral I/O memory by means of slave scatter/gather with these
22 * - chunked transfers (described by s/g lists with more than one item) are
23 * refused as long as proper support for scatter/gather is missing
24 * - transfers on MPC8308 always start from software as this SoC does not have
25 * external request lines for peripheral flow control
26 * - memory <-> I/O memory transfer chunks of sizes of 1, 2, 4, 16 (for
27 * MPC512x), and 32 bytes are supported, and, consequently, source
28 * addresses and destination addresses must be aligned accordingly;
29 * furthermore, for MPC512x SoCs, the transfer size must be aligned on
30 * (chunk size * maxburst)
33 #include <linux/module.h>
34 #include <linux/dmaengine.h>
35 #include <linux/dma-mapping.h>
36 #include <linux/interrupt.h>
38 #include <linux/slab.h>
39 #include <linux/of_address.h>
40 #include <linux/of_device.h>
41 #include <linux/of_irq.h>
42 #include <linux/of_dma.h>
43 #include <linux/of_platform.h>
45 #include <linux/random.h>
47 #include "dmaengine.h"
49 /* Number of DMA Transfer descriptors allocated per channel */
50 #define MPC_DMA_DESCRIPTORS 64
52 /* Macro definitions */
53 #define MPC_DMA_TCD_OFFSET 0x1000
56 * Maximum channel counts for individual hardware variants
57 * and the maximum channel count over all supported controllers,
58 * used for data structure size
60 #define MPC8308_DMACHAN_MAX 16
61 #define MPC512x_DMACHAN_MAX 64
62 #define MPC_DMA_CHANNELS 64
64 /* Arbitration mode of group and channel */
65 #define MPC_DMA_DMACR_EDCG (1 << 31)
66 #define MPC_DMA_DMACR_ERGA (1 << 3)
67 #define MPC_DMA_DMACR_ERCA (1 << 2)
70 #define MPC_DMA_DMAES_VLD (1 << 31)
71 #define MPC_DMA_DMAES_GPE (1 << 15)
72 #define MPC_DMA_DMAES_CPE (1 << 14)
73 #define MPC_DMA_DMAES_ERRCHN(err) \
75 #define MPC_DMA_DMAES_SAE (1 << 7)
76 #define MPC_DMA_DMAES_SOE (1 << 6)
77 #define MPC_DMA_DMAES_DAE (1 << 5)
78 #define MPC_DMA_DMAES_DOE (1 << 4)
79 #define MPC_DMA_DMAES_NCE (1 << 3)
80 #define MPC_DMA_DMAES_SGE (1 << 2)
81 #define MPC_DMA_DMAES_SBE (1 << 1)
82 #define MPC_DMA_DMAES_DBE (1 << 0)
84 #define MPC_DMA_DMAGPOR_SNOOP_ENABLE (1 << 6)
86 #define MPC_DMA_TSIZE_1 0x00
87 #define MPC_DMA_TSIZE_2 0x01
88 #define MPC_DMA_TSIZE_4 0x02
89 #define MPC_DMA_TSIZE_16 0x04
90 #define MPC_DMA_TSIZE_32 0x05
92 /* MPC5121 DMA engine registers */
93 struct __attribute__ ((__packed__
)) mpc_dma_regs
{
95 u32 dmacr
; /* DMA control register */
96 u32 dmaes
; /* DMA error status */
98 u32 dmaerqh
; /* DMA enable request high(channels 63~32) */
99 u32 dmaerql
; /* DMA enable request low(channels 31~0) */
100 u32 dmaeeih
; /* DMA enable error interrupt high(ch63~32) */
101 u32 dmaeeil
; /* DMA enable error interrupt low(ch31~0) */
103 u8 dmaserq
; /* DMA set enable request */
104 u8 dmacerq
; /* DMA clear enable request */
105 u8 dmaseei
; /* DMA set enable error interrupt */
106 u8 dmaceei
; /* DMA clear enable error interrupt */
108 u8 dmacint
; /* DMA clear interrupt request */
109 u8 dmacerr
; /* DMA clear error */
110 u8 dmassrt
; /* DMA set start bit */
111 u8 dmacdne
; /* DMA clear DONE status bit */
113 u32 dmainth
; /* DMA interrupt request high(ch63~32) */
114 u32 dmaintl
; /* DMA interrupt request low(ch31~0) */
115 u32 dmaerrh
; /* DMA error high(ch63~32) */
116 u32 dmaerrl
; /* DMA error low(ch31~0) */
118 u32 dmahrsh
; /* DMA hw request status high(ch63~32) */
119 u32 dmahrsl
; /* DMA hardware request status low(ch31~0) */
121 u32 dmaihsa
; /* DMA interrupt high select AXE(ch63~32) */
122 u32 dmagpor
; /* (General purpose register on MPC8308) */
124 u32 dmailsa
; /* DMA interrupt low select AXE(ch31~0) */
126 u32 reserve0
[48]; /* Reserved */
128 u8 dchpri
[MPC_DMA_CHANNELS
];
129 /* DMA channels(0~63) priority */
132 struct __attribute__ ((__packed__
)) mpc_dma_tcd
{
134 u32 saddr
; /* Source address */
136 u32 smod
:5; /* Source address modulo */
137 u32 ssize
:3; /* Source data transfer size */
138 u32 dmod
:5; /* Destination address modulo */
139 u32 dsize
:3; /* Destination data transfer size */
140 u32 soff
:16; /* Signed source address offset */
143 u32 nbytes
; /* Inner "minor" byte count */
144 u32 slast
; /* Last source address adjustment */
145 u32 daddr
; /* Destination address */
148 u32 citer_elink
:1; /* Enable channel-to-channel linking on
149 * minor loop complete
151 u32 citer_linkch
:6; /* Link channel for minor loop complete */
152 u32 citer
:9; /* Current "major" iteration count */
153 u32 doff
:16; /* Signed destination address offset */
156 u32 dlast_sga
; /* Last Destination address adjustment/scatter
161 u32 biter_elink
:1; /* Enable channel-to-channel linking on major
165 u32 biter
:9; /* Beginning "major" iteration count */
166 u32 bwc
:2; /* Bandwidth control */
167 u32 major_linkch
:6; /* Link channel number */
168 u32 done
:1; /* Channel done */
169 u32 active
:1; /* Channel active */
170 u32 major_elink
:1; /* Enable channel-to-channel linking on major
173 u32 e_sg
:1; /* Enable scatter/gather processing */
174 u32 d_req
:1; /* Disable request */
175 u32 int_half
:1; /* Enable an interrupt when major counter is
178 u32 int_maj
:1; /* Enable an interrupt when major iteration
181 u32 start
:1; /* Channel start */
184 struct mpc_dma_desc
{
185 struct dma_async_tx_descriptor desc
;
186 struct mpc_dma_tcd
*tcd
;
187 dma_addr_t tcd_paddr
;
189 struct list_head node
;
190 int will_access_peripheral
;
193 struct mpc_dma_chan
{
194 struct dma_chan chan
;
195 struct list_head free
;
196 struct list_head prepared
;
197 struct list_head queued
;
198 struct list_head active
;
199 struct list_head completed
;
200 struct mpc_dma_tcd
*tcd
;
201 dma_addr_t tcd_paddr
;
203 /* Settings for access to peripheral FIFO */
204 dma_addr_t src_per_paddr
;
207 dma_addr_t dst_per_paddr
;
211 /* Lock for this structure */
216 struct dma_device dma
;
217 struct tasklet_struct tasklet
;
218 struct mpc_dma_chan channels
[MPC_DMA_CHANNELS
];
219 struct mpc_dma_regs __iomem
*regs
;
220 struct mpc_dma_tcd __iomem
*tcd
;
226 /* Lock for error_status field in this structure */
227 spinlock_t error_status_lock
;
230 #define DRV_NAME "mpc512x_dma"
232 /* Convert struct dma_chan to struct mpc_dma_chan */
233 static inline struct mpc_dma_chan
*dma_chan_to_mpc_dma_chan(struct dma_chan
*c
)
235 return container_of(c
, struct mpc_dma_chan
, chan
);
238 /* Convert struct dma_chan to struct mpc_dma */
239 static inline struct mpc_dma
*dma_chan_to_mpc_dma(struct dma_chan
*c
)
241 struct mpc_dma_chan
*mchan
= dma_chan_to_mpc_dma_chan(c
);
243 return container_of(mchan
, struct mpc_dma
, channels
[c
->chan_id
]);
247 * Execute all queued DMA descriptors.
249 * Following requirements must be met while calling mpc_dma_execute():
250 * a) mchan->lock is acquired,
251 * b) mchan->active list is empty,
252 * c) mchan->queued list contains at least one entry.
254 static void mpc_dma_execute(struct mpc_dma_chan
*mchan
)
256 struct mpc_dma
*mdma
= dma_chan_to_mpc_dma(&mchan
->chan
);
257 struct mpc_dma_desc
*first
= NULL
;
258 struct mpc_dma_desc
*prev
= NULL
;
259 struct mpc_dma_desc
*mdesc
;
260 int cid
= mchan
->chan
.chan_id
;
262 while (!list_empty(&mchan
->queued
)) {
263 mdesc
= list_first_entry(&mchan
->queued
,
264 struct mpc_dma_desc
, node
);
266 * Grab either several mem-to-mem transfer descriptors
267 * or one peripheral transfer descriptor,
268 * don't mix mem-to-mem and peripheral transfer descriptors
269 * within the same 'active' list.
271 if (mdesc
->will_access_peripheral
) {
272 if (list_empty(&mchan
->active
))
273 list_move_tail(&mdesc
->node
, &mchan
->active
);
276 list_move_tail(&mdesc
->node
, &mchan
->active
);
280 /* Chain descriptors into one transaction */
281 list_for_each_entry(mdesc
, &mchan
->active
, node
) {
290 prev
->tcd
->dlast_sga
= mdesc
->tcd_paddr
;
292 mdesc
->tcd
->start
= 1;
297 prev
->tcd
->int_maj
= 1;
299 /* Send first descriptor in chain into hardware */
300 memcpy_toio(&mdma
->tcd
[cid
], first
->tcd
, sizeof(struct mpc_dma_tcd
));
303 mdma
->tcd
[cid
].e_sg
= 1;
305 if (mdma
->is_mpc8308
) {
306 /* MPC8308, no request lines, software initiated start */
307 out_8(&mdma
->regs
->dmassrt
, cid
);
308 } else if (first
->will_access_peripheral
) {
309 /* Peripherals involved, start by external request signal */
310 out_8(&mdma
->regs
->dmaserq
, cid
);
312 /* Memory to memory transfer, software initiated start */
313 out_8(&mdma
->regs
->dmassrt
, cid
);
317 /* Handle interrupt on one half of DMA controller (32 channels) */
318 static void mpc_dma_irq_process(struct mpc_dma
*mdma
, u32 is
, u32 es
, int off
)
320 struct mpc_dma_chan
*mchan
;
321 struct mpc_dma_desc
*mdesc
;
322 u32 status
= is
| es
;
325 while ((ch
= fls(status
) - 1) >= 0) {
326 status
&= ~(1 << ch
);
327 mchan
= &mdma
->channels
[ch
+ off
];
329 spin_lock(&mchan
->lock
);
331 out_8(&mdma
->regs
->dmacint
, ch
+ off
);
332 out_8(&mdma
->regs
->dmacerr
, ch
+ off
);
334 /* Check error status */
336 list_for_each_entry(mdesc
, &mchan
->active
, node
)
339 /* Execute queued descriptors */
340 list_splice_tail_init(&mchan
->active
, &mchan
->completed
);
341 if (!list_empty(&mchan
->queued
))
342 mpc_dma_execute(mchan
);
344 spin_unlock(&mchan
->lock
);
348 /* Interrupt handler */
349 static irqreturn_t
mpc_dma_irq(int irq
, void *data
)
351 struct mpc_dma
*mdma
= data
;
354 /* Save error status register */
355 es
= in_be32(&mdma
->regs
->dmaes
);
356 spin_lock(&mdma
->error_status_lock
);
357 if ((es
& MPC_DMA_DMAES_VLD
) && mdma
->error_status
== 0)
358 mdma
->error_status
= es
;
359 spin_unlock(&mdma
->error_status_lock
);
361 /* Handle interrupt on each channel */
362 if (mdma
->dma
.chancnt
> 32) {
363 mpc_dma_irq_process(mdma
, in_be32(&mdma
->regs
->dmainth
),
364 in_be32(&mdma
->regs
->dmaerrh
), 32);
366 mpc_dma_irq_process(mdma
, in_be32(&mdma
->regs
->dmaintl
),
367 in_be32(&mdma
->regs
->dmaerrl
), 0);
369 /* Schedule tasklet */
370 tasklet_schedule(&mdma
->tasklet
);
375 /* process completed descriptors */
376 static void mpc_dma_process_completed(struct mpc_dma
*mdma
)
378 dma_cookie_t last_cookie
= 0;
379 struct mpc_dma_chan
*mchan
;
380 struct mpc_dma_desc
*mdesc
;
381 struct dma_async_tx_descriptor
*desc
;
386 for (i
= 0; i
< mdma
->dma
.chancnt
; i
++) {
387 mchan
= &mdma
->channels
[i
];
389 /* Get all completed descriptors */
390 spin_lock_irqsave(&mchan
->lock
, flags
);
391 if (!list_empty(&mchan
->completed
))
392 list_splice_tail_init(&mchan
->completed
, &list
);
393 spin_unlock_irqrestore(&mchan
->lock
, flags
);
395 if (list_empty(&list
))
398 /* Execute callbacks and run dependencies */
399 list_for_each_entry(mdesc
, &list
, node
) {
402 dmaengine_desc_get_callback_invoke(desc
, NULL
);
404 last_cookie
= desc
->cookie
;
405 dma_run_dependencies(desc
);
408 /* Free descriptors */
409 spin_lock_irqsave(&mchan
->lock
, flags
);
410 list_splice_tail_init(&list
, &mchan
->free
);
411 mchan
->chan
.completed_cookie
= last_cookie
;
412 spin_unlock_irqrestore(&mchan
->lock
, flags
);
417 static void mpc_dma_tasklet(struct tasklet_struct
*t
)
419 struct mpc_dma
*mdma
= from_tasklet(mdma
, t
, tasklet
);
423 spin_lock_irqsave(&mdma
->error_status_lock
, flags
);
424 es
= mdma
->error_status
;
425 mdma
->error_status
= 0;
426 spin_unlock_irqrestore(&mdma
->error_status_lock
, flags
);
428 /* Print nice error report */
430 dev_err(mdma
->dma
.dev
,
431 "Hardware reported following error(s) on channel %u:\n",
432 MPC_DMA_DMAES_ERRCHN(es
));
434 if (es
& MPC_DMA_DMAES_GPE
)
435 dev_err(mdma
->dma
.dev
, "- Group Priority Error\n");
436 if (es
& MPC_DMA_DMAES_CPE
)
437 dev_err(mdma
->dma
.dev
, "- Channel Priority Error\n");
438 if (es
& MPC_DMA_DMAES_SAE
)
439 dev_err(mdma
->dma
.dev
, "- Source Address Error\n");
440 if (es
& MPC_DMA_DMAES_SOE
)
441 dev_err(mdma
->dma
.dev
, "- Source Offset Configuration Error\n");
442 if (es
& MPC_DMA_DMAES_DAE
)
443 dev_err(mdma
->dma
.dev
, "- Destination Address Error\n");
444 if (es
& MPC_DMA_DMAES_DOE
)
445 dev_err(mdma
->dma
.dev
, "- Destination Offset Configuration Error\n");
446 if (es
& MPC_DMA_DMAES_NCE
)
447 dev_err(mdma
->dma
.dev
, "- NBytes/Citter Configuration Error\n");
448 if (es
& MPC_DMA_DMAES_SGE
)
449 dev_err(mdma
->dma
.dev
, "- Scatter/Gather Configuration Error\n");
450 if (es
& MPC_DMA_DMAES_SBE
)
451 dev_err(mdma
->dma
.dev
, "- Source Bus Error\n");
452 if (es
& MPC_DMA_DMAES_DBE
)
453 dev_err(mdma
->dma
.dev
, "- Destination Bus Error\n");
456 mpc_dma_process_completed(mdma
);
459 /* Submit descriptor to hardware */
460 static dma_cookie_t
mpc_dma_tx_submit(struct dma_async_tx_descriptor
*txd
)
462 struct mpc_dma_chan
*mchan
= dma_chan_to_mpc_dma_chan(txd
->chan
);
463 struct mpc_dma_desc
*mdesc
;
467 mdesc
= container_of(txd
, struct mpc_dma_desc
, desc
);
469 spin_lock_irqsave(&mchan
->lock
, flags
);
471 /* Move descriptor to queue */
472 list_move_tail(&mdesc
->node
, &mchan
->queued
);
474 /* If channel is idle, execute all queued descriptors */
475 if (list_empty(&mchan
->active
))
476 mpc_dma_execute(mchan
);
479 cookie
= dma_cookie_assign(txd
);
480 spin_unlock_irqrestore(&mchan
->lock
, flags
);
485 /* Alloc channel resources */
486 static int mpc_dma_alloc_chan_resources(struct dma_chan
*chan
)
488 struct mpc_dma
*mdma
= dma_chan_to_mpc_dma(chan
);
489 struct mpc_dma_chan
*mchan
= dma_chan_to_mpc_dma_chan(chan
);
490 struct mpc_dma_desc
*mdesc
;
491 struct mpc_dma_tcd
*tcd
;
492 dma_addr_t tcd_paddr
;
497 /* Alloc DMA memory for Transfer Control Descriptors */
498 tcd
= dma_alloc_coherent(mdma
->dma
.dev
,
499 MPC_DMA_DESCRIPTORS
* sizeof(struct mpc_dma_tcd
),
500 &tcd_paddr
, GFP_KERNEL
);
504 /* Alloc descriptors for this channel */
505 for (i
= 0; i
< MPC_DMA_DESCRIPTORS
; i
++) {
506 mdesc
= kzalloc(sizeof(struct mpc_dma_desc
), GFP_KERNEL
);
508 dev_notice(mdma
->dma
.dev
,
509 "Memory allocation error. Allocated only %u descriptors\n", i
);
513 dma_async_tx_descriptor_init(&mdesc
->desc
, chan
);
514 mdesc
->desc
.flags
= DMA_CTRL_ACK
;
515 mdesc
->desc
.tx_submit
= mpc_dma_tx_submit
;
517 mdesc
->tcd
= &tcd
[i
];
518 mdesc
->tcd_paddr
= tcd_paddr
+ (i
* sizeof(struct mpc_dma_tcd
));
520 list_add_tail(&mdesc
->node
, &descs
);
523 /* Return error only if no descriptors were allocated */
525 dma_free_coherent(mdma
->dma
.dev
,
526 MPC_DMA_DESCRIPTORS
* sizeof(struct mpc_dma_tcd
),
531 spin_lock_irqsave(&mchan
->lock
, flags
);
533 mchan
->tcd_paddr
= tcd_paddr
;
534 list_splice_tail_init(&descs
, &mchan
->free
);
535 spin_unlock_irqrestore(&mchan
->lock
, flags
);
537 /* Enable Error Interrupt */
538 out_8(&mdma
->regs
->dmaseei
, chan
->chan_id
);
543 /* Free channel resources */
544 static void mpc_dma_free_chan_resources(struct dma_chan
*chan
)
546 struct mpc_dma
*mdma
= dma_chan_to_mpc_dma(chan
);
547 struct mpc_dma_chan
*mchan
= dma_chan_to_mpc_dma_chan(chan
);
548 struct mpc_dma_desc
*mdesc
, *tmp
;
549 struct mpc_dma_tcd
*tcd
;
550 dma_addr_t tcd_paddr
;
554 spin_lock_irqsave(&mchan
->lock
, flags
);
556 /* Channel must be idle */
557 BUG_ON(!list_empty(&mchan
->prepared
));
558 BUG_ON(!list_empty(&mchan
->queued
));
559 BUG_ON(!list_empty(&mchan
->active
));
560 BUG_ON(!list_empty(&mchan
->completed
));
563 list_splice_tail_init(&mchan
->free
, &descs
);
565 tcd_paddr
= mchan
->tcd_paddr
;
567 spin_unlock_irqrestore(&mchan
->lock
, flags
);
569 /* Free DMA memory used by descriptors */
570 dma_free_coherent(mdma
->dma
.dev
,
571 MPC_DMA_DESCRIPTORS
* sizeof(struct mpc_dma_tcd
),
574 /* Free descriptors */
575 list_for_each_entry_safe(mdesc
, tmp
, &descs
, node
)
578 /* Disable Error Interrupt */
579 out_8(&mdma
->regs
->dmaceei
, chan
->chan_id
);
582 /* Send all pending descriptor to hardware */
583 static void mpc_dma_issue_pending(struct dma_chan
*chan
)
586 * We are posting descriptors to the hardware as soon as
587 * they are ready, so this function does nothing.
591 /* Check request completion status */
592 static enum dma_status
593 mpc_dma_tx_status(struct dma_chan
*chan
, dma_cookie_t cookie
,
594 struct dma_tx_state
*txstate
)
596 return dma_cookie_status(chan
, cookie
, txstate
);
599 /* Prepare descriptor for memory to memory copy */
600 static struct dma_async_tx_descriptor
*
601 mpc_dma_prep_memcpy(struct dma_chan
*chan
, dma_addr_t dst
, dma_addr_t src
,
602 size_t len
, unsigned long flags
)
604 struct mpc_dma
*mdma
= dma_chan_to_mpc_dma(chan
);
605 struct mpc_dma_chan
*mchan
= dma_chan_to_mpc_dma_chan(chan
);
606 struct mpc_dma_desc
*mdesc
= NULL
;
607 struct mpc_dma_tcd
*tcd
;
608 unsigned long iflags
;
610 /* Get free descriptor */
611 spin_lock_irqsave(&mchan
->lock
, iflags
);
612 if (!list_empty(&mchan
->free
)) {
613 mdesc
= list_first_entry(&mchan
->free
, struct mpc_dma_desc
,
615 list_del(&mdesc
->node
);
617 spin_unlock_irqrestore(&mchan
->lock
, iflags
);
620 /* try to free completed descriptors */
621 mpc_dma_process_completed(mdma
);
626 mdesc
->will_access_peripheral
= 0;
629 /* Prepare Transfer Control Descriptor for this transaction */
630 memset(tcd
, 0, sizeof(struct mpc_dma_tcd
));
632 if (IS_ALIGNED(src
| dst
| len
, 32)) {
633 tcd
->ssize
= MPC_DMA_TSIZE_32
;
634 tcd
->dsize
= MPC_DMA_TSIZE_32
;
637 } else if (!mdma
->is_mpc8308
&& IS_ALIGNED(src
| dst
| len
, 16)) {
638 /* MPC8308 doesn't support 16 byte transfers */
639 tcd
->ssize
= MPC_DMA_TSIZE_16
;
640 tcd
->dsize
= MPC_DMA_TSIZE_16
;
643 } else if (IS_ALIGNED(src
| dst
| len
, 4)) {
644 tcd
->ssize
= MPC_DMA_TSIZE_4
;
645 tcd
->dsize
= MPC_DMA_TSIZE_4
;
648 } else if (IS_ALIGNED(src
| dst
| len
, 2)) {
649 tcd
->ssize
= MPC_DMA_TSIZE_2
;
650 tcd
->dsize
= MPC_DMA_TSIZE_2
;
654 tcd
->ssize
= MPC_DMA_TSIZE_1
;
655 tcd
->dsize
= MPC_DMA_TSIZE_1
;
666 /* Place descriptor in prepared list */
667 spin_lock_irqsave(&mchan
->lock
, iflags
);
668 list_add_tail(&mdesc
->node
, &mchan
->prepared
);
669 spin_unlock_irqrestore(&mchan
->lock
, iflags
);
674 inline u8
buswidth_to_dmatsize(u8 buswidth
)
678 for (res
= 0; buswidth
> 1; buswidth
/= 2)
683 static struct dma_async_tx_descriptor
*
684 mpc_dma_prep_slave_sg(struct dma_chan
*chan
, struct scatterlist
*sgl
,
685 unsigned int sg_len
, enum dma_transfer_direction direction
,
686 unsigned long flags
, void *context
)
688 struct mpc_dma
*mdma
= dma_chan_to_mpc_dma(chan
);
689 struct mpc_dma_chan
*mchan
= dma_chan_to_mpc_dma_chan(chan
);
690 struct mpc_dma_desc
*mdesc
= NULL
;
691 dma_addr_t per_paddr
;
693 struct mpc_dma_tcd
*tcd
;
694 unsigned long iflags
;
695 struct scatterlist
*sg
;
699 /* Currently there is no proper support for scatter/gather */
703 if (!is_slave_direction(direction
))
706 for_each_sg(sgl
, sg
, sg_len
, i
) {
707 spin_lock_irqsave(&mchan
->lock
, iflags
);
709 mdesc
= list_first_entry(&mchan
->free
,
710 struct mpc_dma_desc
, node
);
712 spin_unlock_irqrestore(&mchan
->lock
, iflags
);
713 /* Try to free completed descriptors */
714 mpc_dma_process_completed(mdma
);
718 list_del(&mdesc
->node
);
720 if (direction
== DMA_DEV_TO_MEM
) {
721 per_paddr
= mchan
->src_per_paddr
;
722 tcd_nunits
= mchan
->src_tcd_nunits
;
724 per_paddr
= mchan
->dst_per_paddr
;
725 tcd_nunits
= mchan
->dst_tcd_nunits
;
728 spin_unlock_irqrestore(&mchan
->lock
, iflags
);
730 if (per_paddr
== 0 || tcd_nunits
== 0)
734 mdesc
->will_access_peripheral
= 1;
736 /* Prepare Transfer Control Descriptor for this transaction */
739 memset(tcd
, 0, sizeof(struct mpc_dma_tcd
));
741 if (direction
== DMA_DEV_TO_MEM
) {
742 tcd
->saddr
= per_paddr
;
743 tcd
->daddr
= sg_dma_address(sg
);
745 if (!IS_ALIGNED(sg_dma_address(sg
), mchan
->dwidth
))
749 tcd
->doff
= mchan
->dwidth
;
751 tcd
->saddr
= sg_dma_address(sg
);
752 tcd
->daddr
= per_paddr
;
754 if (!IS_ALIGNED(sg_dma_address(sg
), mchan
->swidth
))
757 tcd
->soff
= mchan
->swidth
;
761 tcd
->ssize
= buswidth_to_dmatsize(mchan
->swidth
);
762 tcd
->dsize
= buswidth_to_dmatsize(mchan
->dwidth
);
764 if (mdma
->is_mpc8308
) {
765 tcd
->nbytes
= sg_dma_len(sg
);
766 if (!IS_ALIGNED(tcd
->nbytes
, mchan
->swidth
))
769 /* No major loops for MPC8303 */
773 len
= sg_dma_len(sg
);
774 tcd
->nbytes
= tcd_nunits
* tcd
->ssize
;
775 if (!IS_ALIGNED(len
, tcd
->nbytes
))
778 iter
= len
/ tcd
->nbytes
;
779 if (iter
>= 1 << 15) {
783 /* citer_linkch contains the high bits of iter */
784 tcd
->biter
= iter
& 0x1ff;
785 tcd
->biter_linkch
= iter
>> 9;
786 tcd
->citer
= tcd
->biter
;
787 tcd
->citer_linkch
= tcd
->biter_linkch
;
793 /* Place descriptor in prepared list */
794 spin_lock_irqsave(&mchan
->lock
, iflags
);
795 list_add_tail(&mdesc
->node
, &mchan
->prepared
);
796 spin_unlock_irqrestore(&mchan
->lock
, iflags
);
802 /* Put the descriptor back */
803 spin_lock_irqsave(&mchan
->lock
, iflags
);
804 list_add_tail(&mdesc
->node
, &mchan
->free
);
805 spin_unlock_irqrestore(&mchan
->lock
, iflags
);
810 inline bool is_buswidth_valid(u8 buswidth
, bool is_mpc8308
)
828 static int mpc_dma_device_config(struct dma_chan
*chan
,
829 struct dma_slave_config
*cfg
)
831 struct mpc_dma_chan
*mchan
= dma_chan_to_mpc_dma_chan(chan
);
832 struct mpc_dma
*mdma
= dma_chan_to_mpc_dma(&mchan
->chan
);
836 * Software constraints:
837 * - only transfers between a peripheral device and memory are
839 * - transfer chunk sizes of 1, 2, 4, 16 (for MPC512x), and 32 bytes
840 * are supported, and, consequently, source addresses and
841 * destination addresses; must be aligned accordingly; furthermore,
842 * for MPC512x SoCs, the transfer size must be aligned on (chunk
844 * - during the transfer, the RAM address is incremented by the size
846 * - the peripheral port's address is constant during the transfer.
849 if (!IS_ALIGNED(cfg
->src_addr
, cfg
->src_addr_width
) ||
850 !IS_ALIGNED(cfg
->dst_addr
, cfg
->dst_addr_width
)) {
854 if (!is_buswidth_valid(cfg
->src_addr_width
, mdma
->is_mpc8308
) ||
855 !is_buswidth_valid(cfg
->dst_addr_width
, mdma
->is_mpc8308
))
858 spin_lock_irqsave(&mchan
->lock
, flags
);
860 mchan
->src_per_paddr
= cfg
->src_addr
;
861 mchan
->src_tcd_nunits
= cfg
->src_maxburst
;
862 mchan
->swidth
= cfg
->src_addr_width
;
863 mchan
->dst_per_paddr
= cfg
->dst_addr
;
864 mchan
->dst_tcd_nunits
= cfg
->dst_maxburst
;
865 mchan
->dwidth
= cfg
->dst_addr_width
;
868 if (mchan
->src_tcd_nunits
== 0)
869 mchan
->src_tcd_nunits
= 1;
870 if (mchan
->dst_tcd_nunits
== 0)
871 mchan
->dst_tcd_nunits
= 1;
873 spin_unlock_irqrestore(&mchan
->lock
, flags
);
878 static int mpc_dma_device_terminate_all(struct dma_chan
*chan
)
880 struct mpc_dma_chan
*mchan
= dma_chan_to_mpc_dma_chan(chan
);
881 struct mpc_dma
*mdma
= dma_chan_to_mpc_dma(chan
);
884 /* Disable channel requests */
885 spin_lock_irqsave(&mchan
->lock
, flags
);
887 out_8(&mdma
->regs
->dmacerq
, chan
->chan_id
);
888 list_splice_tail_init(&mchan
->prepared
, &mchan
->free
);
889 list_splice_tail_init(&mchan
->queued
, &mchan
->free
);
890 list_splice_tail_init(&mchan
->active
, &mchan
->free
);
892 spin_unlock_irqrestore(&mchan
->lock
, flags
);
897 static int mpc_dma_probe(struct platform_device
*op
)
899 struct device_node
*dn
= op
->dev
.of_node
;
900 struct device
*dev
= &op
->dev
;
901 struct dma_device
*dma
;
902 struct mpc_dma
*mdma
;
903 struct mpc_dma_chan
*mchan
;
905 ulong regs_start
, regs_size
;
909 mdma
= devm_kzalloc(dev
, sizeof(struct mpc_dma
), GFP_KERNEL
);
915 mdma
->irq
= irq_of_parse_and_map(dn
, 0);
917 dev_err(dev
, "Error mapping IRQ!\n");
922 if (of_device_is_compatible(dn
, "fsl,mpc8308-dma")) {
923 mdma
->is_mpc8308
= 1;
924 mdma
->irq2
= irq_of_parse_and_map(dn
, 1);
926 dev_err(dev
, "Error mapping IRQ!\n");
932 retval
= of_address_to_resource(dn
, 0, &res
);
934 dev_err(dev
, "Error parsing memory region!\n");
938 regs_start
= res
.start
;
939 regs_size
= resource_size(&res
);
941 if (!devm_request_mem_region(dev
, regs_start
, regs_size
, DRV_NAME
)) {
942 dev_err(dev
, "Error requesting memory region!\n");
947 mdma
->regs
= devm_ioremap(dev
, regs_start
, regs_size
);
949 dev_err(dev
, "Error mapping memory region!\n");
954 mdma
->tcd
= (struct mpc_dma_tcd
*)((u8
*)(mdma
->regs
)
955 + MPC_DMA_TCD_OFFSET
);
957 retval
= request_irq(mdma
->irq
, &mpc_dma_irq
, 0, DRV_NAME
, mdma
);
959 dev_err(dev
, "Error requesting IRQ!\n");
964 if (mdma
->is_mpc8308
) {
965 retval
= request_irq(mdma
->irq2
, &mpc_dma_irq
, 0,
968 dev_err(dev
, "Error requesting IRQ2!\n");
974 spin_lock_init(&mdma
->error_status_lock
);
978 dma
->device_alloc_chan_resources
= mpc_dma_alloc_chan_resources
;
979 dma
->device_free_chan_resources
= mpc_dma_free_chan_resources
;
980 dma
->device_issue_pending
= mpc_dma_issue_pending
;
981 dma
->device_tx_status
= mpc_dma_tx_status
;
982 dma
->device_prep_dma_memcpy
= mpc_dma_prep_memcpy
;
983 dma
->device_prep_slave_sg
= mpc_dma_prep_slave_sg
;
984 dma
->device_config
= mpc_dma_device_config
;
985 dma
->device_terminate_all
= mpc_dma_device_terminate_all
;
987 INIT_LIST_HEAD(&dma
->channels
);
988 dma_cap_set(DMA_MEMCPY
, dma
->cap_mask
);
989 dma_cap_set(DMA_SLAVE
, dma
->cap_mask
);
991 if (mdma
->is_mpc8308
)
992 chancnt
= MPC8308_DMACHAN_MAX
;
994 chancnt
= MPC512x_DMACHAN_MAX
;
996 for (i
= 0; i
< chancnt
; i
++) {
997 mchan
= &mdma
->channels
[i
];
999 mchan
->chan
.device
= dma
;
1000 dma_cookie_init(&mchan
->chan
);
1002 INIT_LIST_HEAD(&mchan
->free
);
1003 INIT_LIST_HEAD(&mchan
->prepared
);
1004 INIT_LIST_HEAD(&mchan
->queued
);
1005 INIT_LIST_HEAD(&mchan
->active
);
1006 INIT_LIST_HEAD(&mchan
->completed
);
1008 spin_lock_init(&mchan
->lock
);
1009 list_add_tail(&mchan
->chan
.device_node
, &dma
->channels
);
1012 tasklet_setup(&mdma
->tasklet
, mpc_dma_tasklet
);
1015 * Configure DMA Engine:
1017 * - Round-robin group arbitration,
1018 * - Round-robin channel arbitration.
1020 if (mdma
->is_mpc8308
) {
1021 /* MPC8308 has 16 channels and lacks some registers */
1022 out_be32(&mdma
->regs
->dmacr
, MPC_DMA_DMACR_ERCA
);
1024 /* enable snooping */
1025 out_be32(&mdma
->regs
->dmagpor
, MPC_DMA_DMAGPOR_SNOOP_ENABLE
);
1026 /* Disable error interrupts */
1027 out_be32(&mdma
->regs
->dmaeeil
, 0);
1029 /* Clear interrupts status */
1030 out_be32(&mdma
->regs
->dmaintl
, 0xFFFF);
1031 out_be32(&mdma
->regs
->dmaerrl
, 0xFFFF);
1033 out_be32(&mdma
->regs
->dmacr
, MPC_DMA_DMACR_EDCG
|
1034 MPC_DMA_DMACR_ERGA
|
1035 MPC_DMA_DMACR_ERCA
);
1037 /* Disable hardware DMA requests */
1038 out_be32(&mdma
->regs
->dmaerqh
, 0);
1039 out_be32(&mdma
->regs
->dmaerql
, 0);
1041 /* Disable error interrupts */
1042 out_be32(&mdma
->regs
->dmaeeih
, 0);
1043 out_be32(&mdma
->regs
->dmaeeil
, 0);
1045 /* Clear interrupts status */
1046 out_be32(&mdma
->regs
->dmainth
, 0xFFFFFFFF);
1047 out_be32(&mdma
->regs
->dmaintl
, 0xFFFFFFFF);
1048 out_be32(&mdma
->regs
->dmaerrh
, 0xFFFFFFFF);
1049 out_be32(&mdma
->regs
->dmaerrl
, 0xFFFFFFFF);
1051 /* Route interrupts to IPIC */
1052 out_be32(&mdma
->regs
->dmaihsa
, 0);
1053 out_be32(&mdma
->regs
->dmailsa
, 0);
1056 /* Register DMA engine */
1057 dev_set_drvdata(dev
, mdma
);
1058 retval
= dma_async_device_register(dma
);
1062 /* Register with OF helpers for DMA lookups (nonfatal) */
1064 retval
= of_dma_controller_register(dev
->of_node
,
1065 of_dma_xlate_by_chan_id
, mdma
);
1067 dev_warn(dev
, "Could not register for OF lookup\n");
1073 if (mdma
->is_mpc8308
)
1074 free_irq(mdma
->irq2
, mdma
);
1076 free_irq(mdma
->irq
, mdma
);
1078 if (mdma
->is_mpc8308
)
1079 irq_dispose_mapping(mdma
->irq2
);
1081 irq_dispose_mapping(mdma
->irq
);
1086 static int mpc_dma_remove(struct platform_device
*op
)
1088 struct device
*dev
= &op
->dev
;
1089 struct mpc_dma
*mdma
= dev_get_drvdata(dev
);
1092 of_dma_controller_free(dev
->of_node
);
1093 dma_async_device_unregister(&mdma
->dma
);
1094 if (mdma
->is_mpc8308
) {
1095 free_irq(mdma
->irq2
, mdma
);
1096 irq_dispose_mapping(mdma
->irq2
);
1098 free_irq(mdma
->irq
, mdma
);
1099 irq_dispose_mapping(mdma
->irq
);
1100 tasklet_kill(&mdma
->tasklet
);
1105 static const struct of_device_id mpc_dma_match
[] = {
1106 { .compatible
= "fsl,mpc5121-dma", },
1107 { .compatible
= "fsl,mpc8308-dma", },
1110 MODULE_DEVICE_TABLE(of
, mpc_dma_match
);
1112 static struct platform_driver mpc_dma_driver
= {
1113 .probe
= mpc_dma_probe
,
1114 .remove
= mpc_dma_remove
,
1117 .of_match_table
= mpc_dma_match
,
1121 module_platform_driver(mpc_dma_driver
);
1123 MODULE_LICENSE("GPL");
1124 MODULE_AUTHOR("Piotr Ziecik <kosmo@semihalf.com>");