1 // SPDX-License-Identifier: GPL-2.0+
3 // MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
4 // Copyright 2008 Juergen Beisert, kernel@pengutronix.de
6 // Based on code from Freescale,
7 // Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
10 #include <linux/init.h>
11 #include <linux/interrupt.h>
13 #include <linux/irq.h>
14 #include <linux/irqdomain.h>
16 #include <linux/of_address.h>
17 #include <linux/of_device.h>
18 #include <linux/platform_device.h>
19 #include <linux/slab.h>
20 #include <linux/gpio/driver.h>
21 #include <linux/module.h>
26 #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
27 #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
28 #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
29 #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
30 #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
31 #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
32 #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
33 #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
35 #define GPIO_INT_FALL_EDGE 0x0
36 #define GPIO_INT_LOW_LEV 0x1
37 #define GPIO_INT_RISE_EDGE 0x2
38 #define GPIO_INT_HIGH_LEV 0x3
39 #define GPIO_INT_LEV_MASK (1 << 0)
40 #define GPIO_INT_POL_MASK (1 << 1)
47 struct mxs_gpio_port
{
51 struct irq_domain
*domain
;
54 enum mxs_gpio_id devid
;
58 static inline int is_imx23_gpio(struct mxs_gpio_port
*port
)
60 return port
->devid
== IMX23_GPIO
;
63 static inline int is_imx28_gpio(struct mxs_gpio_port
*port
)
65 return port
->devid
== IMX28_GPIO
;
68 /* Note: This driver assumes 32 GPIOs are handled in one register */
70 static int mxs_gpio_set_irq_type(struct irq_data
*d
, unsigned int type
)
73 u32 pin_mask
= 1 << d
->hwirq
;
74 struct irq_chip_generic
*gc
= irq_data_get_irq_chip_data(d
);
75 struct irq_chip_type
*ct
= irq_data_get_chip_type(d
);
76 struct mxs_gpio_port
*port
= gc
->private;
77 void __iomem
*pin_addr
;
80 if (!(ct
->type
& type
))
81 if (irq_setup_alt_chip(d
, type
))
84 port
->both_edges
&= ~pin_mask
;
86 case IRQ_TYPE_EDGE_BOTH
:
87 val
= readl(port
->base
+ PINCTRL_DIN(port
)) & pin_mask
;
89 edge
= GPIO_INT_FALL_EDGE
;
91 edge
= GPIO_INT_RISE_EDGE
;
92 port
->both_edges
|= pin_mask
;
94 case IRQ_TYPE_EDGE_RISING
:
95 edge
= GPIO_INT_RISE_EDGE
;
97 case IRQ_TYPE_EDGE_FALLING
:
98 edge
= GPIO_INT_FALL_EDGE
;
100 case IRQ_TYPE_LEVEL_LOW
:
101 edge
= GPIO_INT_LOW_LEV
;
103 case IRQ_TYPE_LEVEL_HIGH
:
104 edge
= GPIO_INT_HIGH_LEV
;
110 /* set level or edge */
111 pin_addr
= port
->base
+ PINCTRL_IRQLEV(port
);
112 if (edge
& GPIO_INT_LEV_MASK
) {
113 writel(pin_mask
, pin_addr
+ MXS_SET
);
114 writel(pin_mask
, port
->base
+ PINCTRL_IRQEN(port
) + MXS_SET
);
116 writel(pin_mask
, pin_addr
+ MXS_CLR
);
117 writel(pin_mask
, port
->base
+ PINCTRL_PIN2IRQ(port
) + MXS_SET
);
121 pin_addr
= port
->base
+ PINCTRL_IRQPOL(port
);
122 if (edge
& GPIO_INT_POL_MASK
)
123 writel(pin_mask
, pin_addr
+ MXS_SET
);
125 writel(pin_mask
, pin_addr
+ MXS_CLR
);
127 writel(pin_mask
, port
->base
+ PINCTRL_IRQSTAT(port
) + MXS_CLR
);
132 static void mxs_flip_edge(struct mxs_gpio_port
*port
, u32 gpio
)
135 void __iomem
*pin_addr
;
139 pin_addr
= port
->base
+ PINCTRL_IRQPOL(port
);
140 val
= readl(pin_addr
);
144 writel(bit
, pin_addr
+ MXS_CLR
);
146 writel(bit
, pin_addr
+ MXS_SET
);
149 /* MXS has one interrupt *per* gpio port */
150 static void mxs_gpio_irq_handler(struct irq_desc
*desc
)
153 struct mxs_gpio_port
*port
= irq_desc_get_handler_data(desc
);
155 desc
->irq_data
.chip
->irq_ack(&desc
->irq_data
);
157 irq_stat
= readl(port
->base
+ PINCTRL_IRQSTAT(port
)) &
158 readl(port
->base
+ PINCTRL_IRQEN(port
));
160 while (irq_stat
!= 0) {
161 int irqoffset
= fls(irq_stat
) - 1;
162 if (port
->both_edges
& (1 << irqoffset
))
163 mxs_flip_edge(port
, irqoffset
);
165 generic_handle_irq(irq_find_mapping(port
->domain
, irqoffset
));
166 irq_stat
&= ~(1 << irqoffset
);
171 * Set interrupt number "irq" in the GPIO as a wake-up source.
172 * While system is running, all registered GPIO interrupts need to have
173 * wake-up enabled. When system is suspended, only selected GPIO interrupts
174 * need to have wake-up enabled.
175 * @param irq interrupt source number
176 * @param enable enable as wake-up if equal to non-zero
177 * @return This function returns 0 on success.
179 static int mxs_gpio_set_wake_irq(struct irq_data
*d
, unsigned int enable
)
181 struct irq_chip_generic
*gc
= irq_data_get_irq_chip_data(d
);
182 struct mxs_gpio_port
*port
= gc
->private;
185 enable_irq_wake(port
->irq
);
187 disable_irq_wake(port
->irq
);
192 static int mxs_gpio_init_gc(struct mxs_gpio_port
*port
, int irq_base
)
194 struct irq_chip_generic
*gc
;
195 struct irq_chip_type
*ct
;
198 gc
= devm_irq_alloc_generic_chip(port
->dev
, "gpio-mxs", 2, irq_base
,
199 port
->base
, handle_level_irq
);
205 ct
= &gc
->chip_types
[0];
206 ct
->type
= IRQ_TYPE_LEVEL_HIGH
| IRQ_TYPE_LEVEL_LOW
;
207 ct
->chip
.irq_ack
= irq_gc_ack_set_bit
;
208 ct
->chip
.irq_mask
= irq_gc_mask_disable_reg
;
209 ct
->chip
.irq_unmask
= irq_gc_unmask_enable_reg
;
210 ct
->chip
.irq_set_type
= mxs_gpio_set_irq_type
;
211 ct
->chip
.irq_set_wake
= mxs_gpio_set_wake_irq
;
212 ct
->chip
.flags
= IRQCHIP_SET_TYPE_MASKED
;
213 ct
->regs
.ack
= PINCTRL_IRQSTAT(port
) + MXS_CLR
;
214 ct
->regs
.enable
= PINCTRL_PIN2IRQ(port
) + MXS_SET
;
215 ct
->regs
.disable
= PINCTRL_PIN2IRQ(port
) + MXS_CLR
;
217 ct
= &gc
->chip_types
[1];
218 ct
->type
= IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
;
219 ct
->chip
.irq_ack
= irq_gc_ack_set_bit
;
220 ct
->chip
.irq_mask
= irq_gc_mask_disable_reg
;
221 ct
->chip
.irq_unmask
= irq_gc_unmask_enable_reg
;
222 ct
->chip
.irq_set_type
= mxs_gpio_set_irq_type
;
223 ct
->chip
.irq_set_wake
= mxs_gpio_set_wake_irq
;
224 ct
->chip
.flags
= IRQCHIP_SET_TYPE_MASKED
;
225 ct
->regs
.ack
= PINCTRL_IRQSTAT(port
) + MXS_CLR
;
226 ct
->regs
.enable
= PINCTRL_IRQEN(port
) + MXS_SET
;
227 ct
->regs
.disable
= PINCTRL_IRQEN(port
) + MXS_CLR
;
228 ct
->handler
= handle_level_irq
;
230 rv
= devm_irq_setup_generic_chip(port
->dev
, gc
, IRQ_MSK(32),
231 IRQ_GC_INIT_NESTED_LOCK
,
237 static int mxs_gpio_to_irq(struct gpio_chip
*gc
, unsigned offset
)
239 struct mxs_gpio_port
*port
= gpiochip_get_data(gc
);
241 return irq_find_mapping(port
->domain
, offset
);
244 static int mxs_gpio_get_direction(struct gpio_chip
*gc
, unsigned offset
)
246 struct mxs_gpio_port
*port
= gpiochip_get_data(gc
);
247 u32 mask
= 1 << offset
;
250 dir
= readl(port
->base
+ PINCTRL_DOE(port
));
252 return GPIO_LINE_DIRECTION_OUT
;
254 return GPIO_LINE_DIRECTION_IN
;
257 static const struct of_device_id mxs_gpio_dt_ids
[] = {
258 { .compatible
= "fsl,imx23-gpio", .data
= (void *) IMX23_GPIO
, },
259 { .compatible
= "fsl,imx28-gpio", .data
= (void *) IMX28_GPIO
, },
262 MODULE_DEVICE_TABLE(of
, mxs_gpio_dt_ids
);
264 static int mxs_gpio_probe(struct platform_device
*pdev
)
266 struct device_node
*np
= pdev
->dev
.of_node
;
267 struct device_node
*parent
;
268 static void __iomem
*base
;
269 struct mxs_gpio_port
*port
;
273 port
= devm_kzalloc(&pdev
->dev
, sizeof(*port
), GFP_KERNEL
);
277 port
->id
= of_alias_get_id(np
, "gpio");
280 port
->devid
= (enum mxs_gpio_id
)of_device_get_match_data(&pdev
->dev
);
281 port
->dev
= &pdev
->dev
;
282 port
->irq
= platform_get_irq(pdev
, 0);
287 * map memory region only once, as all the gpio ports
291 parent
= of_get_parent(np
);
292 base
= of_iomap(parent
, 0);
295 return -EADDRNOTAVAIL
;
299 /* initially disable the interrupts */
300 writel(0, port
->base
+ PINCTRL_PIN2IRQ(port
));
301 writel(0, port
->base
+ PINCTRL_IRQEN(port
));
303 /* clear address has to be used to clear IRQSTAT bits */
304 writel(~0U, port
->base
+ PINCTRL_IRQSTAT(port
) + MXS_CLR
);
306 irq_base
= devm_irq_alloc_descs(&pdev
->dev
, -1, 0, 32, numa_node_id());
312 port
->domain
= irq_domain_add_legacy(np
, 32, irq_base
, 0,
313 &irq_domain_simple_ops
, NULL
);
319 /* gpio-mxs can be a generic irq chip */
320 err
= mxs_gpio_init_gc(port
, irq_base
);
322 goto out_irqdomain_remove
;
324 /* setup one handler for each entry */
325 irq_set_chained_handler_and_data(port
->irq
, mxs_gpio_irq_handler
,
328 err
= bgpio_init(&port
->gc
, &pdev
->dev
, 4,
329 port
->base
+ PINCTRL_DIN(port
),
330 port
->base
+ PINCTRL_DOUT(port
) + MXS_SET
,
331 port
->base
+ PINCTRL_DOUT(port
) + MXS_CLR
,
332 port
->base
+ PINCTRL_DOE(port
), NULL
, 0);
334 goto out_irqdomain_remove
;
336 port
->gc
.to_irq
= mxs_gpio_to_irq
;
337 port
->gc
.get_direction
= mxs_gpio_get_direction
;
338 port
->gc
.base
= port
->id
* 32;
340 err
= gpiochip_add_data(&port
->gc
, port
);
342 goto out_irqdomain_remove
;
346 out_irqdomain_remove
:
347 irq_domain_remove(port
->domain
);
353 static struct platform_driver mxs_gpio_driver
= {
356 .of_match_table
= mxs_gpio_dt_ids
,
357 .suppress_bind_attrs
= true,
359 .probe
= mxs_gpio_probe
,
362 static int __init
mxs_gpio_init(void)
364 return platform_driver_register(&mxs_gpio_driver
);
366 postcore_initcall(mxs_gpio_init
);
368 MODULE_AUTHOR("Freescale Semiconductor, "
369 "Daniel Mack <danielncaiaq.de>, "
370 "Juergen Beisert <kernel@pengutronix.de>");
371 MODULE_DESCRIPTION("Freescale MXS GPIO");
372 MODULE_LICENSE("GPL");