2 * Copyright 2012 Red Hat Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include <linux/console.h>
26 #include <linux/delay.h>
27 #include <linux/module.h>
28 #include <linux/pci.h>
29 #include <linux/pm_runtime.h>
30 #include <linux/vga_switcheroo.h>
31 #include <linux/mmu_notifier.h>
33 #include <drm/drm_crtc_helper.h>
34 #include <drm/drm_ioctl.h>
35 #include <drm/drm_vblank.h>
37 #include <core/gpuobj.h>
38 #include <core/option.h>
40 #include <core/tegra.h>
42 #include <nvif/driver.h>
43 #include <nvif/fifo.h>
44 #include <nvif/push006c.h>
45 #include <nvif/user.h>
47 #include <nvif/class.h>
48 #include <nvif/cl0002.h>
49 #include <nvif/cla06f.h>
51 #include "nouveau_drv.h"
52 #include "nouveau_dma.h"
53 #include "nouveau_ttm.h"
54 #include "nouveau_gem.h"
55 #include "nouveau_vga.h"
56 #include "nouveau_led.h"
57 #include "nouveau_hwmon.h"
58 #include "nouveau_acpi.h"
59 #include "nouveau_bios.h"
60 #include "nouveau_ioctl.h"
61 #include "nouveau_abi16.h"
62 #include "nouveau_fbcon.h"
63 #include "nouveau_fence.h"
64 #include "nouveau_debugfs.h"
65 #include "nouveau_usif.h"
66 #include "nouveau_connector.h"
67 #include "nouveau_platform.h"
68 #include "nouveau_svm.h"
69 #include "nouveau_dmem.h"
71 MODULE_PARM_DESC(config
, "option string to pass to driver core");
72 static char *nouveau_config
;
73 module_param_named(config
, nouveau_config
, charp
, 0400);
75 MODULE_PARM_DESC(debug
, "debug string to pass to driver core");
76 static char *nouveau_debug
;
77 module_param_named(debug
, nouveau_debug
, charp
, 0400);
79 MODULE_PARM_DESC(noaccel
, "disable kernel/abi16 acceleration");
80 static int nouveau_noaccel
= 0;
81 module_param_named(noaccel
, nouveau_noaccel
, int, 0400);
83 MODULE_PARM_DESC(modeset
, "enable driver (default: auto, "
84 "0 = disabled, 1 = enabled, 2 = headless)");
85 int nouveau_modeset
= -1;
86 module_param_named(modeset
, nouveau_modeset
, int, 0400);
88 MODULE_PARM_DESC(atomic
, "Expose atomic ioctl (default: disabled)");
89 static int nouveau_atomic
= 0;
90 module_param_named(atomic
, nouveau_atomic
, int, 0400);
92 MODULE_PARM_DESC(runpm
, "disable (0), force enable (1), optimus only default (-1)");
93 static int nouveau_runtime_pm
= -1;
94 module_param_named(runpm
, nouveau_runtime_pm
, int, 0400);
96 static struct drm_driver driver_stub
;
97 static struct drm_driver driver_pci
;
98 static struct drm_driver driver_platform
;
101 nouveau_pci_name(struct pci_dev
*pdev
)
103 u64 name
= (u64
)pci_domain_nr(pdev
->bus
) << 32;
104 name
|= pdev
->bus
->number
<< 16;
105 name
|= PCI_SLOT(pdev
->devfn
) << 8;
106 return name
| PCI_FUNC(pdev
->devfn
);
110 nouveau_platform_name(struct platform_device
*platformdev
)
112 return platformdev
->id
;
116 nouveau_name(struct drm_device
*dev
)
119 return nouveau_pci_name(dev
->pdev
);
121 return nouveau_platform_name(to_platform_device(dev
->dev
));
125 nouveau_cli_work_ready(struct dma_fence
*fence
)
127 if (!dma_fence_is_signaled(fence
))
129 dma_fence_put(fence
);
134 nouveau_cli_work(struct work_struct
*w
)
136 struct nouveau_cli
*cli
= container_of(w
, typeof(*cli
), work
);
137 struct nouveau_cli_work
*work
, *wtmp
;
138 mutex_lock(&cli
->lock
);
139 list_for_each_entry_safe(work
, wtmp
, &cli
->worker
, head
) {
140 if (!work
->fence
|| nouveau_cli_work_ready(work
->fence
)) {
141 list_del(&work
->head
);
145 mutex_unlock(&cli
->lock
);
149 nouveau_cli_work_fence(struct dma_fence
*fence
, struct dma_fence_cb
*cb
)
151 struct nouveau_cli_work
*work
= container_of(cb
, typeof(*work
), cb
);
152 schedule_work(&work
->cli
->work
);
156 nouveau_cli_work_queue(struct nouveau_cli
*cli
, struct dma_fence
*fence
,
157 struct nouveau_cli_work
*work
)
159 work
->fence
= dma_fence_get(fence
);
161 mutex_lock(&cli
->lock
);
162 list_add_tail(&work
->head
, &cli
->worker
);
163 if (dma_fence_add_callback(fence
, &work
->cb
, nouveau_cli_work_fence
))
164 nouveau_cli_work_fence(fence
, &work
->cb
);
165 mutex_unlock(&cli
->lock
);
169 nouveau_cli_fini(struct nouveau_cli
*cli
)
171 /* All our channels are dead now, which means all the fences they
172 * own are signalled, and all callback functions have been called.
174 * So, after flushing the workqueue, there should be nothing left.
176 flush_work(&cli
->work
);
177 WARN_ON(!list_empty(&cli
->worker
));
179 usif_client_fini(cli
);
180 nouveau_vmm_fini(&cli
->svm
);
181 nouveau_vmm_fini(&cli
->vmm
);
182 nvif_mmu_dtor(&cli
->mmu
);
183 nvif_device_dtor(&cli
->device
);
184 mutex_lock(&cli
->drm
->master
.lock
);
185 nvif_client_dtor(&cli
->base
);
186 mutex_unlock(&cli
->drm
->master
.lock
);
190 nouveau_cli_init(struct nouveau_drm
*drm
, const char *sname
,
191 struct nouveau_cli
*cli
)
193 static const struct nvif_mclass
195 { NVIF_CLASS_MEM_GF100
, -1 },
196 { NVIF_CLASS_MEM_NV50
, -1 },
197 { NVIF_CLASS_MEM_NV04
, -1 },
200 static const struct nvif_mclass
202 { NVIF_CLASS_MMU_GF100
, -1 },
203 { NVIF_CLASS_MMU_NV50
, -1 },
204 { NVIF_CLASS_MMU_NV04
, -1 },
207 static const struct nvif_mclass
209 { NVIF_CLASS_VMM_GP100
, -1 },
210 { NVIF_CLASS_VMM_GM200
, -1 },
211 { NVIF_CLASS_VMM_GF100
, -1 },
212 { NVIF_CLASS_VMM_NV50
, -1 },
213 { NVIF_CLASS_VMM_NV04
, -1 },
216 u64 device
= nouveau_name(drm
->dev
);
219 snprintf(cli
->name
, sizeof(cli
->name
), "%s", sname
);
221 mutex_init(&cli
->mutex
);
222 usif_client_init(cli
);
224 INIT_WORK(&cli
->work
, nouveau_cli_work
);
225 INIT_LIST_HEAD(&cli
->worker
);
226 mutex_init(&cli
->lock
);
228 if (cli
== &drm
->master
) {
229 ret
= nvif_driver_init(NULL
, nouveau_config
, nouveau_debug
,
230 cli
->name
, device
, &cli
->base
);
232 mutex_lock(&drm
->master
.lock
);
233 ret
= nvif_client_ctor(&drm
->master
.base
, cli
->name
, device
,
235 mutex_unlock(&drm
->master
.lock
);
238 NV_PRINTK(err
, cli
, "Client allocation failed: %d\n", ret
);
242 ret
= nvif_device_ctor(&cli
->base
.object
, "drmDevice", 0, NV_DEVICE
,
243 &(struct nv_device_v0
) {
245 }, sizeof(struct nv_device_v0
),
248 NV_PRINTK(err
, cli
, "Device allocation failed: %d\n", ret
);
252 ret
= nvif_mclass(&cli
->device
.object
, mmus
);
254 NV_PRINTK(err
, cli
, "No supported MMU class\n");
258 ret
= nvif_mmu_ctor(&cli
->device
.object
, "drmMmu", mmus
[ret
].oclass
,
261 NV_PRINTK(err
, cli
, "MMU allocation failed: %d\n", ret
);
265 ret
= nvif_mclass(&cli
->mmu
.object
, vmms
);
267 NV_PRINTK(err
, cli
, "No supported VMM class\n");
271 ret
= nouveau_vmm_init(cli
, vmms
[ret
].oclass
, &cli
->vmm
);
273 NV_PRINTK(err
, cli
, "VMM allocation failed: %d\n", ret
);
277 ret
= nvif_mclass(&cli
->mmu
.object
, mems
);
279 NV_PRINTK(err
, cli
, "No supported MEM class\n");
283 cli
->mem
= &mems
[ret
];
287 nouveau_cli_fini(cli
);
292 nouveau_accel_ce_fini(struct nouveau_drm
*drm
)
294 nouveau_channel_idle(drm
->cechan
);
295 nvif_object_dtor(&drm
->ttm
.copy
);
296 nouveau_channel_del(&drm
->cechan
);
300 nouveau_accel_ce_init(struct nouveau_drm
*drm
)
302 struct nvif_device
*device
= &drm
->client
.device
;
305 /* Allocate channel that has access to a (preferably async) copy
306 * engine, to use for TTM buffer moves.
308 if (device
->info
.family
>= NV_DEVICE_INFO_V0_KEPLER
) {
309 ret
= nouveau_channel_new(drm
, device
,
310 nvif_fifo_runlist_ce(device
), 0,
313 if (device
->info
.chipset
>= 0xa3 &&
314 device
->info
.chipset
!= 0xaa &&
315 device
->info
.chipset
!= 0xac) {
316 /* Prior to Kepler, there's only a single runlist, so all
317 * engines can be accessed from any channel.
319 * We still want to use a separate channel though.
321 ret
= nouveau_channel_new(drm
, device
, NvDmaFB
, NvDmaTT
, false,
326 NV_ERROR(drm
, "failed to create ce channel, %d\n", ret
);
330 nouveau_accel_gr_fini(struct nouveau_drm
*drm
)
332 nouveau_channel_idle(drm
->channel
);
333 nvif_object_dtor(&drm
->ntfy
);
334 nvkm_gpuobj_del(&drm
->notify
);
335 nouveau_channel_del(&drm
->channel
);
339 nouveau_accel_gr_init(struct nouveau_drm
*drm
)
341 struct nvif_device
*device
= &drm
->client
.device
;
345 /* Allocate channel that has access to the graphics engine. */
346 if (device
->info
.family
>= NV_DEVICE_INFO_V0_KEPLER
) {
347 arg0
= nvif_fifo_runlist(device
, NV_DEVICE_INFO_ENGINE_GR
);
354 ret
= nouveau_channel_new(drm
, device
, arg0
, arg1
, false,
357 NV_ERROR(drm
, "failed to create kernel channel, %d\n", ret
);
358 nouveau_accel_gr_fini(drm
);
362 /* A SW class is used on pre-NV50 HW to assist with handling the
363 * synchronisation of page flips, as well as to implement fences
364 * on TNT/TNT2 HW that lacks any kind of support in host.
366 if (!drm
->channel
->nvsw
.client
&& device
->info
.family
< NV_DEVICE_INFO_V0_TESLA
) {
367 ret
= nvif_object_ctor(&drm
->channel
->user
, "drmNvsw",
368 NVDRM_NVSW
, nouveau_abi16_swclass(drm
),
369 NULL
, 0, &drm
->channel
->nvsw
);
371 struct nvif_push
*push
= drm
->channel
->chan
.push
;
372 ret
= PUSH_WAIT(push
, 2);
374 PUSH_NVSQ(push
, NV_SW
, 0x0000, drm
->channel
->nvsw
.handle
);
378 NV_ERROR(drm
, "failed to allocate sw class, %d\n", ret
);
379 nouveau_accel_gr_fini(drm
);
384 /* NvMemoryToMemoryFormat requires a notifier ctxdma for some reason,
385 * even if notification is never requested, so, allocate a ctxdma on
386 * any GPU where it's possible we'll end up using M2MF for BO moves.
388 if (device
->info
.family
< NV_DEVICE_INFO_V0_FERMI
) {
389 ret
= nvkm_gpuobj_new(nvxx_device(device
), 32, 0, false, NULL
,
392 NV_ERROR(drm
, "failed to allocate notifier, %d\n", ret
);
393 nouveau_accel_gr_fini(drm
);
397 ret
= nvif_object_ctor(&drm
->channel
->user
, "drmM2mfNtfy",
398 NvNotify0
, NV_DMA_IN_MEMORY
,
399 &(struct nv_dma_v0
) {
400 .target
= NV_DMA_V0_TARGET_VRAM
,
401 .access
= NV_DMA_V0_ACCESS_RDWR
,
402 .start
= drm
->notify
->addr
,
403 .limit
= drm
->notify
->addr
+ 31
404 }, sizeof(struct nv_dma_v0
),
407 nouveau_accel_gr_fini(drm
);
414 nouveau_accel_fini(struct nouveau_drm
*drm
)
416 nouveau_accel_ce_fini(drm
);
417 nouveau_accel_gr_fini(drm
);
419 nouveau_fence(drm
)->dtor(drm
);
423 nouveau_accel_init(struct nouveau_drm
*drm
)
425 struct nvif_device
*device
= &drm
->client
.device
;
426 struct nvif_sclass
*sclass
;
432 /* Initialise global support for channels, and synchronisation. */
433 ret
= nouveau_channels_init(drm
);
437 /*XXX: this is crap, but the fence/channel stuff is a little
438 * backwards in some places. this will be fixed.
440 ret
= n
= nvif_object_sclass_get(&device
->object
, &sclass
);
444 for (ret
= -ENOSYS
, i
= 0; i
< n
; i
++) {
445 switch (sclass
[i
].oclass
) {
446 case NV03_CHANNEL_DMA
:
447 ret
= nv04_fence_create(drm
);
449 case NV10_CHANNEL_DMA
:
450 ret
= nv10_fence_create(drm
);
452 case NV17_CHANNEL_DMA
:
453 case NV40_CHANNEL_DMA
:
454 ret
= nv17_fence_create(drm
);
456 case NV50_CHANNEL_GPFIFO
:
457 ret
= nv50_fence_create(drm
);
459 case G82_CHANNEL_GPFIFO
:
460 ret
= nv84_fence_create(drm
);
462 case FERMI_CHANNEL_GPFIFO
:
463 case KEPLER_CHANNEL_GPFIFO_A
:
464 case KEPLER_CHANNEL_GPFIFO_B
:
465 case MAXWELL_CHANNEL_GPFIFO_A
:
466 case PASCAL_CHANNEL_GPFIFO_A
:
467 case VOLTA_CHANNEL_GPFIFO_A
:
468 case TURING_CHANNEL_GPFIFO_A
:
469 ret
= nvc0_fence_create(drm
);
476 nvif_object_sclass_put(&sclass
);
478 NV_ERROR(drm
, "failed to initialise sync subsystem, %d\n", ret
);
479 nouveau_accel_fini(drm
);
483 /* Volta requires access to a doorbell register for kickoff. */
484 if (drm
->client
.device
.info
.family
>= NV_DEVICE_INFO_V0_VOLTA
) {
485 ret
= nvif_user_ctor(device
, "drmUsermode");
490 /* Allocate channels we need to support various functions. */
491 nouveau_accel_gr_init(drm
);
492 nouveau_accel_ce_init(drm
);
494 /* Initialise accelerated TTM buffer moves. */
495 nouveau_bo_move_init(drm
);
498 static void __printf(2, 3)
499 nouveau_drm_errorf(struct nvif_object
*object
, const char *fmt
, ...)
501 struct nouveau_drm
*drm
= container_of(object
->parent
, typeof(*drm
), parent
);
502 struct va_format vaf
;
508 NV_ERROR(drm
, "%pV", &vaf
);
512 static void __printf(2, 3)
513 nouveau_drm_debugf(struct nvif_object
*object
, const char *fmt
, ...)
515 struct nouveau_drm
*drm
= container_of(object
->parent
, typeof(*drm
), parent
);
516 struct va_format vaf
;
522 NV_DEBUG(drm
, "%pV", &vaf
);
526 static const struct nvif_parent_func
528 .debugf
= nouveau_drm_debugf
,
529 .errorf
= nouveau_drm_errorf
,
533 nouveau_drm_device_init(struct drm_device
*dev
)
535 struct nouveau_drm
*drm
;
538 if (!(drm
= kzalloc(sizeof(*drm
), GFP_KERNEL
)))
540 dev
->dev_private
= drm
;
543 nvif_parent_ctor(&nouveau_parent
, &drm
->parent
);
544 drm
->master
.base
.object
.parent
= &drm
->parent
;
546 ret
= nouveau_cli_init(drm
, "DRM-master", &drm
->master
);
550 ret
= nouveau_cli_init(drm
, "DRM", &drm
->client
);
554 dev
->irq_enabled
= true;
556 nvxx_client(&drm
->client
.base
)->debug
=
557 nvkm_dbgopt(nouveau_debug
, "DRM");
559 INIT_LIST_HEAD(&drm
->clients
);
560 spin_lock_init(&drm
->tile
.lock
);
562 /* workaround an odd issue on nvc1 by disabling the device's
563 * nosnoop capability. hopefully won't cause issues until a
564 * better fix is found - assuming there is one...
566 if (drm
->client
.device
.info
.chipset
== 0xc1)
567 nvif_mask(&drm
->client
.device
.object
, 0x00088080, 0x00000800, 0x00000000);
569 nouveau_vga_init(drm
);
571 ret
= nouveau_ttm_init(drm
);
575 ret
= nouveau_bios_init(dev
);
579 nouveau_accel_init(drm
);
581 ret
= nouveau_display_create(dev
);
585 if (dev
->mode_config
.num_crtc
) {
586 ret
= nouveau_display_init(dev
, false, false);
591 nouveau_debugfs_init(drm
);
592 nouveau_hwmon_init(dev
);
593 nouveau_svm_init(drm
);
594 nouveau_dmem_init(drm
);
595 nouveau_fbcon_init(dev
);
596 nouveau_led_init(dev
);
598 if (nouveau_pmops_runtime()) {
599 pm_runtime_use_autosuspend(dev
->dev
);
600 pm_runtime_set_autosuspend_delay(dev
->dev
, 5000);
601 pm_runtime_set_active(dev
->dev
);
602 pm_runtime_allow(dev
->dev
);
603 pm_runtime_mark_last_busy(dev
->dev
);
604 pm_runtime_put(dev
->dev
);
610 nouveau_display_destroy(dev
);
612 nouveau_accel_fini(drm
);
613 nouveau_bios_takedown(dev
);
615 nouveau_ttm_fini(drm
);
617 nouveau_vga_fini(drm
);
618 nouveau_cli_fini(&drm
->client
);
620 nouveau_cli_fini(&drm
->master
);
622 nvif_parent_dtor(&drm
->parent
);
628 nouveau_drm_device_fini(struct drm_device
*dev
)
630 struct nouveau_drm
*drm
= nouveau_drm(dev
);
632 if (nouveau_pmops_runtime()) {
633 pm_runtime_get_sync(dev
->dev
);
634 pm_runtime_forbid(dev
->dev
);
637 nouveau_led_fini(dev
);
638 nouveau_fbcon_fini(dev
);
639 nouveau_dmem_fini(drm
);
640 nouveau_svm_fini(drm
);
641 nouveau_hwmon_fini(dev
);
642 nouveau_debugfs_fini(drm
);
644 if (dev
->mode_config
.num_crtc
)
645 nouveau_display_fini(dev
, false, false);
646 nouveau_display_destroy(dev
);
648 nouveau_accel_fini(drm
);
649 nouveau_bios_takedown(dev
);
651 nouveau_ttm_fini(drm
);
652 nouveau_vga_fini(drm
);
654 nouveau_cli_fini(&drm
->client
);
655 nouveau_cli_fini(&drm
->master
);
656 nvif_parent_dtor(&drm
->parent
);
661 * On some Intel PCIe bridge controllers doing a
662 * D0 -> D3hot -> D3cold -> D0 sequence causes Nvidia GPUs to not reappear.
663 * Skipping the intermediate D3hot step seems to make it work again. This is
664 * probably caused by not meeting the expectation the involved AML code has
665 * when the GPU is put into D3hot state before invoking it.
667 * This leads to various manifestations of this issue:
668 * - AML code execution to power on the GPU hits an infinite loop (as the
669 * code waits on device memory to change).
670 * - kernel crashes, as all PCI reads return -1, which most code isn't able
671 * to handle well enough.
673 * In all cases dmesg will contain at least one line like this:
674 * 'nouveau 0000:01:00.0: Refused to change power state, currently in D3'
675 * followed by a lot of nouveau timeouts.
677 * In the \_SB.PCI0.PEG0.PG00._OFF code deeper down writes bit 0x80 to the not
678 * documented PCI config space register 0x248 of the Intel PCIe bridge
679 * controller (0x1901) in order to change the state of the PCIe link between
680 * the PCIe port and the GPU. There are alternative code paths using other
681 * registers, which seem to work fine (executed pre Windows 8):
682 * - 0xbc bit 0x20 (publicly available documentation claims 'reserved')
683 * - 0xb0 bit 0x10 (link disable)
684 * Changing the conditions inside the firmware by poking into the relevant
685 * addresses does resolve the issue, but it seemed to be ACPI private memory
686 * and not any device accessible memory at all, so there is no portable way of
687 * changing the conditions.
688 * On a XPS 9560 that means bits [0,3] on \CPEX need to be cleared.
690 * The only systems where this behavior can be seen are hybrid graphics laptops
691 * with a secondary Nvidia Maxwell, Pascal or Turing GPU. It's unclear whether
692 * this issue only occurs in combination with listed Intel PCIe bridge
693 * controllers and the mentioned GPUs or other devices as well.
695 * documentation on the PCIe bridge controller can be found in the
696 * "7th Generation Intel® Processor Families for H Platforms Datasheet Volume 2"
697 * Section "12 PCI Express* Controller (x16) Registers"
700 static void quirk_broken_nv_runpm(struct pci_dev
*pdev
)
702 struct drm_device
*dev
= pci_get_drvdata(pdev
);
703 struct nouveau_drm
*drm
= nouveau_drm(dev
);
704 struct pci_dev
*bridge
= pci_upstream_bridge(pdev
);
706 if (!bridge
|| bridge
->vendor
!= PCI_VENDOR_ID_INTEL
)
709 switch (bridge
->device
) {
711 drm
->old_pm_cap
= pdev
->pm_cap
;
713 NV_INFO(drm
, "Disabling PCI power management to avoid bug\n");
718 static int nouveau_drm_probe(struct pci_dev
*pdev
,
719 const struct pci_device_id
*pent
)
721 struct nvkm_device
*device
;
722 struct drm_device
*drm_dev
;
725 if (vga_switcheroo_client_probe_defer(pdev
))
726 return -EPROBE_DEFER
;
728 /* We need to check that the chipset is supported before booting
729 * fbdev off the hardware, as there's no way to put it back.
731 ret
= nvkm_device_pci_new(pdev
, nouveau_config
, "error",
732 true, false, 0, &device
);
736 nvkm_device_del(&device
);
738 /* Remove conflicting drivers (vesafb, efifb etc). */
739 ret
= drm_fb_helper_remove_conflicting_pci_framebuffers(pdev
, "nouveaufb");
743 ret
= nvkm_device_pci_new(pdev
, nouveau_config
, nouveau_debug
,
744 true, true, ~0ULL, &device
);
748 pci_set_master(pdev
);
751 driver_pci
.driver_features
|= DRIVER_ATOMIC
;
753 drm_dev
= drm_dev_alloc(&driver_pci
, &pdev
->dev
);
754 if (IS_ERR(drm_dev
)) {
755 ret
= PTR_ERR(drm_dev
);
759 ret
= pci_enable_device(pdev
);
763 drm_dev
->pdev
= pdev
;
764 pci_set_drvdata(pdev
, drm_dev
);
766 ret
= nouveau_drm_device_init(drm_dev
);
770 ret
= drm_dev_register(drm_dev
, pent
->driver_data
);
772 goto fail_drm_dev_init
;
774 quirk_broken_nv_runpm(pdev
);
778 nouveau_drm_device_fini(drm_dev
);
780 pci_disable_device(pdev
);
782 drm_dev_put(drm_dev
);
784 nvkm_device_del(&device
);
789 nouveau_drm_device_remove(struct drm_device
*dev
)
791 struct nouveau_drm
*drm
= nouveau_drm(dev
);
792 struct nvkm_client
*client
;
793 struct nvkm_device
*device
;
795 drm_dev_unregister(dev
);
797 dev
->irq_enabled
= false;
798 client
= nvxx_client(&drm
->client
.base
);
799 device
= nvkm_device_find(client
->device
);
801 nouveau_drm_device_fini(dev
);
803 nvkm_device_del(&device
);
807 nouveau_drm_remove(struct pci_dev
*pdev
)
809 struct drm_device
*dev
= pci_get_drvdata(pdev
);
810 struct nouveau_drm
*drm
= nouveau_drm(dev
);
812 /* revert our workaround */
814 pdev
->pm_cap
= drm
->old_pm_cap
;
815 nouveau_drm_device_remove(dev
);
816 pci_disable_device(pdev
);
820 nouveau_do_suspend(struct drm_device
*dev
, bool runtime
)
822 struct nouveau_drm
*drm
= nouveau_drm(dev
);
823 struct ttm_resource_manager
*man
;
826 nouveau_svm_suspend(drm
);
827 nouveau_dmem_suspend(drm
);
828 nouveau_led_suspend(dev
);
830 if (dev
->mode_config
.num_crtc
) {
831 NV_DEBUG(drm
, "suspending console...\n");
832 nouveau_fbcon_set_suspend(dev
, 1);
833 NV_DEBUG(drm
, "suspending display...\n");
834 ret
= nouveau_display_suspend(dev
, runtime
);
839 NV_DEBUG(drm
, "evicting buffers...\n");
841 man
= ttm_manager_type(&drm
->ttm
.bdev
, TTM_PL_VRAM
);
842 ttm_resource_manager_evict_all(&drm
->ttm
.bdev
, man
);
844 NV_DEBUG(drm
, "waiting for kernel channels to go idle...\n");
846 ret
= nouveau_channel_idle(drm
->cechan
);
852 ret
= nouveau_channel_idle(drm
->channel
);
857 NV_DEBUG(drm
, "suspending fence...\n");
858 if (drm
->fence
&& nouveau_fence(drm
)->suspend
) {
859 if (!nouveau_fence(drm
)->suspend(drm
)) {
865 NV_DEBUG(drm
, "suspending object tree...\n");
866 ret
= nvif_client_suspend(&drm
->master
.base
);
873 if (drm
->fence
&& nouveau_fence(drm
)->resume
)
874 nouveau_fence(drm
)->resume(drm
);
877 if (dev
->mode_config
.num_crtc
) {
878 NV_DEBUG(drm
, "resuming display...\n");
879 nouveau_display_resume(dev
, runtime
);
885 nouveau_do_resume(struct drm_device
*dev
, bool runtime
)
888 struct nouveau_drm
*drm
= nouveau_drm(dev
);
890 NV_DEBUG(drm
, "resuming object tree...\n");
891 ret
= nvif_client_resume(&drm
->master
.base
);
893 NV_ERROR(drm
, "Client resume failed with error: %d\n", ret
);
897 NV_DEBUG(drm
, "resuming fence...\n");
898 if (drm
->fence
&& nouveau_fence(drm
)->resume
)
899 nouveau_fence(drm
)->resume(drm
);
901 nouveau_run_vbios_init(dev
);
903 if (dev
->mode_config
.num_crtc
) {
904 NV_DEBUG(drm
, "resuming display...\n");
905 nouveau_display_resume(dev
, runtime
);
906 NV_DEBUG(drm
, "resuming console...\n");
907 nouveau_fbcon_set_suspend(dev
, 0);
910 nouveau_led_resume(dev
);
911 nouveau_dmem_resume(drm
);
912 nouveau_svm_resume(drm
);
917 nouveau_pmops_suspend(struct device
*dev
)
919 struct pci_dev
*pdev
= to_pci_dev(dev
);
920 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
923 if (drm_dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
||
924 drm_dev
->switch_power_state
== DRM_SWITCH_POWER_DYNAMIC_OFF
)
927 ret
= nouveau_do_suspend(drm_dev
, false);
931 pci_save_state(pdev
);
932 pci_disable_device(pdev
);
933 pci_set_power_state(pdev
, PCI_D3hot
);
939 nouveau_pmops_resume(struct device
*dev
)
941 struct pci_dev
*pdev
= to_pci_dev(dev
);
942 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
945 if (drm_dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
||
946 drm_dev
->switch_power_state
== DRM_SWITCH_POWER_DYNAMIC_OFF
)
949 pci_set_power_state(pdev
, PCI_D0
);
950 pci_restore_state(pdev
);
951 ret
= pci_enable_device(pdev
);
954 pci_set_master(pdev
);
956 ret
= nouveau_do_resume(drm_dev
, false);
958 /* Monitors may have been connected / disconnected during suspend */
959 nouveau_display_hpd_resume(drm_dev
);
965 nouveau_pmops_freeze(struct device
*dev
)
967 struct pci_dev
*pdev
= to_pci_dev(dev
);
968 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
969 return nouveau_do_suspend(drm_dev
, false);
973 nouveau_pmops_thaw(struct device
*dev
)
975 struct pci_dev
*pdev
= to_pci_dev(dev
);
976 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
977 return nouveau_do_resume(drm_dev
, false);
981 nouveau_pmops_runtime(void)
983 if (nouveau_runtime_pm
== -1)
984 return nouveau_is_optimus() || nouveau_is_v1_dsm();
985 return nouveau_runtime_pm
== 1;
989 nouveau_pmops_runtime_suspend(struct device
*dev
)
991 struct pci_dev
*pdev
= to_pci_dev(dev
);
992 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
995 if (!nouveau_pmops_runtime()) {
996 pm_runtime_forbid(dev
);
1000 nouveau_switcheroo_optimus_dsm();
1001 ret
= nouveau_do_suspend(drm_dev
, true);
1002 pci_save_state(pdev
);
1003 pci_disable_device(pdev
);
1004 pci_ignore_hotplug(pdev
);
1005 pci_set_power_state(pdev
, PCI_D3cold
);
1006 drm_dev
->switch_power_state
= DRM_SWITCH_POWER_DYNAMIC_OFF
;
1011 nouveau_pmops_runtime_resume(struct device
*dev
)
1013 struct pci_dev
*pdev
= to_pci_dev(dev
);
1014 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
1015 struct nouveau_drm
*drm
= nouveau_drm(drm_dev
);
1016 struct nvif_device
*device
= &nouveau_drm(drm_dev
)->client
.device
;
1019 if (!nouveau_pmops_runtime()) {
1020 pm_runtime_forbid(dev
);
1024 pci_set_power_state(pdev
, PCI_D0
);
1025 pci_restore_state(pdev
);
1026 ret
= pci_enable_device(pdev
);
1029 pci_set_master(pdev
);
1031 ret
= nouveau_do_resume(drm_dev
, true);
1033 NV_ERROR(drm
, "resume failed with: %d\n", ret
);
1038 nvif_mask(&device
->object
, 0x088488, (1 << 25), (1 << 25));
1039 drm_dev
->switch_power_state
= DRM_SWITCH_POWER_ON
;
1041 /* Monitors may have been connected / disconnected during suspend */
1042 nouveau_display_hpd_resume(drm_dev
);
1048 nouveau_pmops_runtime_idle(struct device
*dev
)
1050 if (!nouveau_pmops_runtime()) {
1051 pm_runtime_forbid(dev
);
1055 pm_runtime_mark_last_busy(dev
);
1056 pm_runtime_autosuspend(dev
);
1057 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
1062 nouveau_drm_open(struct drm_device
*dev
, struct drm_file
*fpriv
)
1064 struct nouveau_drm
*drm
= nouveau_drm(dev
);
1065 struct nouveau_cli
*cli
;
1066 char name
[32], tmpname
[TASK_COMM_LEN
];
1069 /* need to bring up power immediately if opening device */
1070 ret
= pm_runtime_get_sync(dev
->dev
);
1071 if (ret
< 0 && ret
!= -EACCES
) {
1072 pm_runtime_put_autosuspend(dev
->dev
);
1076 get_task_comm(tmpname
, current
);
1077 snprintf(name
, sizeof(name
), "%s[%d]", tmpname
, pid_nr(fpriv
->pid
));
1079 if (!(cli
= kzalloc(sizeof(*cli
), GFP_KERNEL
))) {
1084 ret
= nouveau_cli_init(drm
, name
, cli
);
1088 cli
->base
.super
= false;
1090 fpriv
->driver_priv
= cli
;
1092 mutex_lock(&drm
->client
.mutex
);
1093 list_add(&cli
->head
, &drm
->clients
);
1094 mutex_unlock(&drm
->client
.mutex
);
1098 nouveau_cli_fini(cli
);
1102 pm_runtime_mark_last_busy(dev
->dev
);
1103 pm_runtime_put_autosuspend(dev
->dev
);
1108 nouveau_drm_postclose(struct drm_device
*dev
, struct drm_file
*fpriv
)
1110 struct nouveau_cli
*cli
= nouveau_cli(fpriv
);
1111 struct nouveau_drm
*drm
= nouveau_drm(dev
);
1113 pm_runtime_get_sync(dev
->dev
);
1115 mutex_lock(&cli
->mutex
);
1117 nouveau_abi16_fini(cli
->abi16
);
1118 mutex_unlock(&cli
->mutex
);
1120 mutex_lock(&drm
->client
.mutex
);
1121 list_del(&cli
->head
);
1122 mutex_unlock(&drm
->client
.mutex
);
1124 nouveau_cli_fini(cli
);
1126 pm_runtime_mark_last_busy(dev
->dev
);
1127 pm_runtime_put_autosuspend(dev
->dev
);
1130 static const struct drm_ioctl_desc
1131 nouveau_ioctls
[] = {
1132 DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM
, nouveau_abi16_ioctl_getparam
, DRM_RENDER_ALLOW
),
1133 DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM
, drm_invalid_op
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
1134 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC
, nouveau_abi16_ioctl_channel_alloc
, DRM_RENDER_ALLOW
),
1135 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE
, nouveau_abi16_ioctl_channel_free
, DRM_RENDER_ALLOW
),
1136 DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC
, nouveau_abi16_ioctl_grobj_alloc
, DRM_RENDER_ALLOW
),
1137 DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC
, nouveau_abi16_ioctl_notifierobj_alloc
, DRM_RENDER_ALLOW
),
1138 DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE
, nouveau_abi16_ioctl_gpuobj_free
, DRM_RENDER_ALLOW
),
1139 DRM_IOCTL_DEF_DRV(NOUVEAU_SVM_INIT
, nouveau_svmm_init
, DRM_RENDER_ALLOW
),
1140 DRM_IOCTL_DEF_DRV(NOUVEAU_SVM_BIND
, nouveau_svmm_bind
, DRM_RENDER_ALLOW
),
1141 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW
, nouveau_gem_ioctl_new
, DRM_RENDER_ALLOW
),
1142 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF
, nouveau_gem_ioctl_pushbuf
, DRM_RENDER_ALLOW
),
1143 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP
, nouveau_gem_ioctl_cpu_prep
, DRM_RENDER_ALLOW
),
1144 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI
, nouveau_gem_ioctl_cpu_fini
, DRM_RENDER_ALLOW
),
1145 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO
, nouveau_gem_ioctl_info
, DRM_RENDER_ALLOW
),
1149 nouveau_drm_ioctl(struct file
*file
, unsigned int cmd
, unsigned long arg
)
1151 struct drm_file
*filp
= file
->private_data
;
1152 struct drm_device
*dev
= filp
->minor
->dev
;
1155 ret
= pm_runtime_get_sync(dev
->dev
);
1156 if (ret
< 0 && ret
!= -EACCES
) {
1157 pm_runtime_put_autosuspend(dev
->dev
);
1161 switch (_IOC_NR(cmd
) - DRM_COMMAND_BASE
) {
1162 case DRM_NOUVEAU_NVIF
:
1163 ret
= usif_ioctl(filp
, (void __user
*)arg
, _IOC_SIZE(cmd
));
1166 ret
= drm_ioctl(file
, cmd
, arg
);
1170 pm_runtime_mark_last_busy(dev
->dev
);
1171 pm_runtime_put_autosuspend(dev
->dev
);
1175 static const struct file_operations
1176 nouveau_driver_fops
= {
1177 .owner
= THIS_MODULE
,
1179 .release
= drm_release
,
1180 .unlocked_ioctl
= nouveau_drm_ioctl
,
1181 .mmap
= nouveau_ttm_mmap
,
1184 #if defined(CONFIG_COMPAT)
1185 .compat_ioctl
= nouveau_compat_ioctl
,
1187 .llseek
= noop_llseek
,
1190 static struct drm_driver
1193 DRIVER_GEM
| DRIVER_MODESET
| DRIVER_RENDER
1194 #if defined(CONFIG_NOUVEAU_LEGACY_CTX_SUPPORT)
1195 | DRIVER_KMS_LEGACY_CONTEXT
1199 .open
= nouveau_drm_open
,
1200 .postclose
= nouveau_drm_postclose
,
1201 .lastclose
= nouveau_vga_lastclose
,
1203 #if defined(CONFIG_DEBUG_FS)
1204 .debugfs_init
= nouveau_drm_debugfs_init
,
1207 .ioctls
= nouveau_ioctls
,
1208 .num_ioctls
= ARRAY_SIZE(nouveau_ioctls
),
1209 .fops
= &nouveau_driver_fops
,
1211 .prime_handle_to_fd
= drm_gem_prime_handle_to_fd
,
1212 .prime_fd_to_handle
= drm_gem_prime_fd_to_handle
,
1213 .gem_prime_import_sg_table
= nouveau_gem_prime_import_sg_table
,
1215 .dumb_create
= nouveau_display_dumb_create
,
1216 .dumb_map_offset
= nouveau_display_dumb_map_offset
,
1218 .name
= DRIVER_NAME
,
1219 .desc
= DRIVER_DESC
,
1221 .date
= GIT_REVISION
,
1223 .date
= DRIVER_DATE
,
1225 .major
= DRIVER_MAJOR
,
1226 .minor
= DRIVER_MINOR
,
1227 .patchlevel
= DRIVER_PATCHLEVEL
,
1230 static struct pci_device_id
1231 nouveau_drm_pci_table
[] = {
1233 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
),
1234 .class = PCI_BASE_CLASS_DISPLAY
<< 16,
1235 .class_mask
= 0xff << 16,
1238 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA_SGS
, PCI_ANY_ID
),
1239 .class = PCI_BASE_CLASS_DISPLAY
<< 16,
1240 .class_mask
= 0xff << 16,
1245 static void nouveau_display_options(void)
1247 DRM_DEBUG_DRIVER("Loading Nouveau with parameters:\n");
1249 DRM_DEBUG_DRIVER("... tv_disable : %d\n", nouveau_tv_disable
);
1250 DRM_DEBUG_DRIVER("... ignorelid : %d\n", nouveau_ignorelid
);
1251 DRM_DEBUG_DRIVER("... duallink : %d\n", nouveau_duallink
);
1252 DRM_DEBUG_DRIVER("... nofbaccel : %d\n", nouveau_nofbaccel
);
1253 DRM_DEBUG_DRIVER("... config : %s\n", nouveau_config
);
1254 DRM_DEBUG_DRIVER("... debug : %s\n", nouveau_debug
);
1255 DRM_DEBUG_DRIVER("... noaccel : %d\n", nouveau_noaccel
);
1256 DRM_DEBUG_DRIVER("... modeset : %d\n", nouveau_modeset
);
1257 DRM_DEBUG_DRIVER("... runpm : %d\n", nouveau_runtime_pm
);
1258 DRM_DEBUG_DRIVER("... vram_pushbuf : %d\n", nouveau_vram_pushbuf
);
1259 DRM_DEBUG_DRIVER("... hdmimhz : %d\n", nouveau_hdmimhz
);
1262 static const struct dev_pm_ops nouveau_pm_ops
= {
1263 .suspend
= nouveau_pmops_suspend
,
1264 .resume
= nouveau_pmops_resume
,
1265 .freeze
= nouveau_pmops_freeze
,
1266 .thaw
= nouveau_pmops_thaw
,
1267 .poweroff
= nouveau_pmops_freeze
,
1268 .restore
= nouveau_pmops_resume
,
1269 .runtime_suspend
= nouveau_pmops_runtime_suspend
,
1270 .runtime_resume
= nouveau_pmops_runtime_resume
,
1271 .runtime_idle
= nouveau_pmops_runtime_idle
,
1274 static struct pci_driver
1275 nouveau_drm_pci_driver
= {
1277 .id_table
= nouveau_drm_pci_table
,
1278 .probe
= nouveau_drm_probe
,
1279 .remove
= nouveau_drm_remove
,
1280 .driver
.pm
= &nouveau_pm_ops
,
1284 nouveau_platform_device_create(const struct nvkm_device_tegra_func
*func
,
1285 struct platform_device
*pdev
,
1286 struct nvkm_device
**pdevice
)
1288 struct drm_device
*drm
;
1291 err
= nvkm_device_tegra_new(func
, pdev
, nouveau_config
, nouveau_debug
,
1292 true, true, ~0ULL, pdevice
);
1296 drm
= drm_dev_alloc(&driver_platform
, &pdev
->dev
);
1302 err
= nouveau_drm_device_init(drm
);
1306 platform_set_drvdata(pdev
, drm
);
1313 nvkm_device_del(pdevice
);
1315 return ERR_PTR(err
);
1319 nouveau_drm_init(void)
1321 driver_pci
= driver_stub
;
1322 driver_platform
= driver_stub
;
1324 nouveau_display_options();
1326 if (nouveau_modeset
== -1) {
1327 if (vgacon_text_force())
1328 nouveau_modeset
= 0;
1331 if (!nouveau_modeset
)
1334 #ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER
1335 platform_driver_register(&nouveau_platform_driver
);
1338 nouveau_register_dsm_handler();
1339 nouveau_backlight_ctor();
1342 return pci_register_driver(&nouveau_drm_pci_driver
);
1349 nouveau_drm_exit(void)
1351 if (!nouveau_modeset
)
1355 pci_unregister_driver(&nouveau_drm_pci_driver
);
1357 nouveau_backlight_dtor();
1358 nouveau_unregister_dsm_handler();
1360 #ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER
1361 platform_driver_unregister(&nouveau_platform_driver
);
1363 if (IS_ENABLED(CONFIG_DRM_NOUVEAU_SVM
))
1364 mmu_notifier_synchronize();
1367 module_init(nouveau_drm_init
);
1368 module_exit(nouveau_drm_exit
);
1370 MODULE_DEVICE_TABLE(pci
, nouveau_drm_pci_table
);
1371 MODULE_AUTHOR(DRIVER_AUTHOR
);
1372 MODULE_DESCRIPTION(DRIVER_DESC
);
1373 MODULE_LICENSE("GPL and additional rights");