1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (C) 2017 Tony Lindgren <tony@atomide.com>
5 * Rewritten for Linux IIO framework with some code based on
6 * earlier driver found in the Motorola Linux kernel:
8 * Copyright (C) 2009-2010 Motorola, Inc.
11 #include <linux/delay.h>
12 #include <linux/device.h>
13 #include <linux/err.h>
14 #include <linux/init.h>
15 #include <linux/interrupt.h>
16 #include <linux/kernel.h>
17 #include <linux/module.h>
18 #include <linux/mod_devicetable.h>
19 #include <linux/platform_device.h>
20 #include <linux/property.h>
21 #include <linux/regmap.h>
23 #include <linux/iio/buffer.h>
24 #include <linux/iio/driver.h>
25 #include <linux/iio/iio.h>
26 #include <linux/iio/kfifo_buf.h>
27 #include <linux/mfd/motorola-cpcap.h>
29 /* Register CPCAP_REG_ADCC1 bits */
30 #define CPCAP_BIT_ADEN_AUTO_CLR BIT(15) /* Currently unused */
31 #define CPCAP_BIT_CAL_MODE BIT(14) /* Set with BIT_RAND0 */
32 #define CPCAP_BIT_ADC_CLK_SEL1 BIT(13) /* Currently unused */
33 #define CPCAP_BIT_ADC_CLK_SEL0 BIT(12) /* Currently unused */
34 #define CPCAP_BIT_ATOX BIT(11)
35 #define CPCAP_BIT_ATO3 BIT(10)
36 #define CPCAP_BIT_ATO2 BIT(9)
37 #define CPCAP_BIT_ATO1 BIT(8)
38 #define CPCAP_BIT_ATO0 BIT(7)
39 #define CPCAP_BIT_ADA2 BIT(6)
40 #define CPCAP_BIT_ADA1 BIT(5)
41 #define CPCAP_BIT_ADA0 BIT(4)
42 #define CPCAP_BIT_AD_SEL1 BIT(3) /* Set for bank1 */
43 #define CPCAP_BIT_RAND1 BIT(2) /* Set for channel 16 & 17 */
44 #define CPCAP_BIT_RAND0 BIT(1) /* Set with CAL_MODE */
45 #define CPCAP_BIT_ADEN BIT(0) /* Currently unused */
47 #define CPCAP_REG_ADCC1_DEFAULTS (CPCAP_BIT_ADEN_AUTO_CLR | \
48 CPCAP_BIT_ADC_CLK_SEL0 | \
51 /* Register CPCAP_REG_ADCC2 bits */
52 #define CPCAP_BIT_CAL_FACTOR_ENABLE BIT(15) /* Currently unused */
53 #define CPCAP_BIT_BATDETB_EN BIT(14) /* Currently unused */
54 #define CPCAP_BIT_ADTRIG_ONESHOT BIT(13) /* Set for !TIMING_IMM */
55 #define CPCAP_BIT_ASC BIT(12) /* Set for TIMING_IMM */
56 #define CPCAP_BIT_ATOX_PS_FACTOR BIT(11)
57 #define CPCAP_BIT_ADC_PS_FACTOR1 BIT(10)
58 #define CPCAP_BIT_ADC_PS_FACTOR0 BIT(9)
59 #define CPCAP_BIT_AD4_SELECT BIT(8) /* Currently unused */
60 #define CPCAP_BIT_ADC_BUSY BIT(7) /* Currently unused */
61 #define CPCAP_BIT_THERMBIAS_EN BIT(6) /* Bias for AD0_BATTDETB */
62 #define CPCAP_BIT_ADTRIG_DIS BIT(5) /* Disable interrupt */
63 #define CPCAP_BIT_LIADC BIT(4) /* Currently unused */
64 #define CPCAP_BIT_TS_REFEN BIT(3) /* Currently unused */
65 #define CPCAP_BIT_TS_M2 BIT(2) /* Currently unused */
66 #define CPCAP_BIT_TS_M1 BIT(1) /* Currently unused */
67 #define CPCAP_BIT_TS_M0 BIT(0) /* Currently unused */
69 #define CPCAP_REG_ADCC2_DEFAULTS (CPCAP_BIT_AD4_SELECT | \
70 CPCAP_BIT_ADTRIG_DIS | \
75 #define CPCAP_MAX_TEMP_LVL 27
76 #define CPCAP_FOUR_POINT_TWO_ADC 801
77 #define ST_ADC_CAL_CHRGI_HIGH_THRESHOLD 530
78 #define ST_ADC_CAL_CHRGI_LOW_THRESHOLD 494
79 #define ST_ADC_CAL_BATTI_HIGH_THRESHOLD 530
80 #define ST_ADC_CAL_BATTI_LOW_THRESHOLD 494
81 #define ST_ADC_CALIBRATE_DIFF_THRESHOLD 3
83 #define CPCAP_ADC_MAX_RETRIES 5 /* Calibration */
86 * struct cpcap_adc_ato - timing settings for cpcap adc
88 * Unfortunately no cpcap documentation available, please document when
91 struct cpcap_adc_ato
{
92 unsigned short ato_in
;
93 unsigned short atox_in
;
94 unsigned short adc_ps_factor_in
;
95 unsigned short atox_ps_factor_in
;
96 unsigned short ato_out
;
97 unsigned short atox_out
;
98 unsigned short adc_ps_factor_out
;
99 unsigned short atox_ps_factor_out
;
103 * struct cpcap-adc - cpcap adc device driver data
105 * @dev: struct device
106 * @vendor: cpcap vendor
109 * @ato: request timings
110 * @wq_data_avail: work queue
118 struct mutex lock
; /* ADC register access lock */
119 const struct cpcap_adc_ato
*ato
;
120 wait_queue_head_t wq_data_avail
;
125 * enum cpcap_adc_channel - cpcap adc channels
127 enum cpcap_adc_channel
{
129 CPCAP_ADC_AD0
, /* Battery temperature */
130 CPCAP_ADC_BATTP
, /* Battery voltage */
131 CPCAP_ADC_VBUS
, /* USB VBUS voltage */
132 CPCAP_ADC_AD3
, /* Die temperature when charging */
133 CPCAP_ADC_BPLUS_AD4
, /* Another battery or system voltage */
134 CPCAP_ADC_CHG_ISENSE
, /* Calibrated charge current */
135 CPCAP_ADC_BATTI
, /* Calibrated system current */
136 CPCAP_ADC_USB_ID
, /* USB OTG ID, unused on droid 4? */
139 CPCAP_ADC_AD8
, /* Seems unused */
140 CPCAP_ADC_AD9
, /* Seems unused */
141 CPCAP_ADC_LICELL
, /* Maybe system voltage? Always 3V */
142 CPCAP_ADC_HV_BATTP
, /* Another battery detection? */
143 CPCAP_ADC_TSX1_AD12
, /* Seems unused, for touchscreen? */
144 CPCAP_ADC_TSX2_AD13
, /* Seems unused, for touchscreen? */
145 CPCAP_ADC_TSY1_AD14
, /* Seems unused, for touchscreen? */
146 CPCAP_ADC_TSY2_AD15
, /* Seems unused, for touchscreen? */
148 /* Remuxed channels using bank0 entries */
149 CPCAP_ADC_BATTP_PI16
, /* Alternative mux mode for BATTP */
150 CPCAP_ADC_BATTI_PI17
, /* Alternative mux mode for BATTI */
152 CPCAP_ADC_CHANNEL_NUM
,
156 * enum cpcap_adc_timing - cpcap adc timing options
158 * CPCAP_ADC_TIMING_IMM seems to be immediate with no timings.
159 * Please document when using.
161 enum cpcap_adc_timing
{
162 CPCAP_ADC_TIMING_IMM
,
164 CPCAP_ADC_TIMING_OUT
,
168 * struct cpcap_adc_phasing_tbl - cpcap phasing table
169 * @offset: offset in the phasing table
170 * @multiplier: multiplier in the phasing table
171 * @divider: divider in the phasing table
172 * @min: minimum value
173 * @max: maximum value
175 struct cpcap_adc_phasing_tbl
{
177 unsigned short multiplier
;
178 unsigned short divider
;
184 * struct cpcap_adc_conversion_tbl - cpcap conversion table
185 * @conv_type: conversion type
186 * @align_offset: align offset
187 * @conv_offset: conversion offset
188 * @cal_offset: calibration offset
189 * @multiplier: conversion multiplier
190 * @divider: conversion divider
192 struct cpcap_adc_conversion_tbl
{
193 enum iio_chan_info_enum conv_type
;
202 * struct cpcap_adc_request - cpcap adc request
203 * @channel: request channel
204 * @phase_tbl: channel phasing table
205 * @conv_tbl: channel conversion table
206 * @bank_index: channel index within the bank
207 * @timing: timing settings
210 struct cpcap_adc_request
{
212 const struct cpcap_adc_phasing_tbl
*phase_tbl
;
213 const struct cpcap_adc_conversion_tbl
*conv_tbl
;
215 enum cpcap_adc_timing timing
;
219 /* Phasing table for channels. Note that channels 16 & 17 use BATTP and BATTI */
220 static const struct cpcap_adc_phasing_tbl bank_phasing
[] = {
222 [CPCAP_ADC_AD0
] = {0, 0x80, 0x80, 0, 1023},
223 [CPCAP_ADC_BATTP
] = {0, 0x80, 0x80, 0, 1023},
224 [CPCAP_ADC_VBUS
] = {0, 0x80, 0x80, 0, 1023},
225 [CPCAP_ADC_AD3
] = {0, 0x80, 0x80, 0, 1023},
226 [CPCAP_ADC_BPLUS_AD4
] = {0, 0x80, 0x80, 0, 1023},
227 [CPCAP_ADC_CHG_ISENSE
] = {0, 0x80, 0x80, -512, 511},
228 [CPCAP_ADC_BATTI
] = {0, 0x80, 0x80, -512, 511},
229 [CPCAP_ADC_USB_ID
] = {0, 0x80, 0x80, 0, 1023},
232 [CPCAP_ADC_AD8
] = {0, 0x80, 0x80, 0, 1023},
233 [CPCAP_ADC_AD9
] = {0, 0x80, 0x80, 0, 1023},
234 [CPCAP_ADC_LICELL
] = {0, 0x80, 0x80, 0, 1023},
235 [CPCAP_ADC_HV_BATTP
] = {0, 0x80, 0x80, 0, 1023},
236 [CPCAP_ADC_TSX1_AD12
] = {0, 0x80, 0x80, 0, 1023},
237 [CPCAP_ADC_TSX2_AD13
] = {0, 0x80, 0x80, 0, 1023},
238 [CPCAP_ADC_TSY1_AD14
] = {0, 0x80, 0x80, 0, 1023},
239 [CPCAP_ADC_TSY2_AD15
] = {0, 0x80, 0x80, 0, 1023},
243 * Conversion table for channels. Updated during init based on calibration.
244 * Here too channels 16 & 17 use BATTP and BATTI.
246 static struct cpcap_adc_conversion_tbl bank_conversion
[] = {
249 IIO_CHAN_INFO_PROCESSED
, 0, 0, 0, 1, 1,
251 [CPCAP_ADC_BATTP
] = {
252 IIO_CHAN_INFO_PROCESSED
, 0, 2400, 0, 2300, 1023,
255 IIO_CHAN_INFO_PROCESSED
, 0, 0, 0, 10000, 1023,
258 IIO_CHAN_INFO_PROCESSED
, 0, 0, 0, 1, 1,
260 [CPCAP_ADC_BPLUS_AD4
] = {
261 IIO_CHAN_INFO_PROCESSED
, 0, 2400, 0, 2300, 1023,
263 [CPCAP_ADC_CHG_ISENSE
] = {
264 IIO_CHAN_INFO_PROCESSED
, -512, 2, 0, 5000, 1023,
266 [CPCAP_ADC_BATTI
] = {
267 IIO_CHAN_INFO_PROCESSED
, -512, 2, 0, 5000, 1023,
269 [CPCAP_ADC_USB_ID
] = {
270 IIO_CHAN_INFO_RAW
, 0, 0, 0, 1, 1,
275 IIO_CHAN_INFO_RAW
, 0, 0, 0, 1, 1,
278 IIO_CHAN_INFO_RAW
, 0, 0, 0, 1, 1,
280 [CPCAP_ADC_LICELL
] = {
281 IIO_CHAN_INFO_PROCESSED
, 0, 0, 0, 3400, 1023,
283 [CPCAP_ADC_HV_BATTP
] = {
284 IIO_CHAN_INFO_RAW
, 0, 0, 0, 1, 1,
286 [CPCAP_ADC_TSX1_AD12
] = {
287 IIO_CHAN_INFO_RAW
, 0, 0, 0, 1, 1,
289 [CPCAP_ADC_TSX2_AD13
] = {
290 IIO_CHAN_INFO_RAW
, 0, 0, 0, 1, 1,
292 [CPCAP_ADC_TSY1_AD14
] = {
293 IIO_CHAN_INFO_RAW
, 0, 0, 0, 1, 1,
295 [CPCAP_ADC_TSY2_AD15
] = {
296 IIO_CHAN_INFO_RAW
, 0, 0, 0, 1, 1,
301 * Temperature lookup table of register values to milliCelcius.
302 * REVISIT: Check the duplicate 0x3ff entry in a freezer
304 static const int temp_map
[CPCAP_MAX_TEMP_LVL
][2] = {
334 #define CPCAP_CHAN(_type, _index, _address, _datasheet_name) { \
336 .address = (_address), \
338 .channel = (_index), \
339 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
340 BIT(IIO_CHAN_INFO_PROCESSED), \
341 .scan_index = (_index), \
346 .endianness = IIO_CPU, \
348 .datasheet_name = (_datasheet_name), \
352 * The datasheet names are from Motorola mapphone Linux kernel except
353 * for the last two which might be uncalibrated charge voltage and
356 static const struct iio_chan_spec cpcap_adc_channels
[] = {
358 CPCAP_CHAN(IIO_TEMP
, 0, CPCAP_REG_ADCD0
, "battdetb"),
359 CPCAP_CHAN(IIO_VOLTAGE
, 1, CPCAP_REG_ADCD1
, "battp"),
360 CPCAP_CHAN(IIO_VOLTAGE
, 2, CPCAP_REG_ADCD2
, "vbus"),
361 CPCAP_CHAN(IIO_TEMP
, 3, CPCAP_REG_ADCD3
, "ad3"),
362 CPCAP_CHAN(IIO_VOLTAGE
, 4, CPCAP_REG_ADCD4
, "ad4"),
363 CPCAP_CHAN(IIO_CURRENT
, 5, CPCAP_REG_ADCD5
, "chg_isense"),
364 CPCAP_CHAN(IIO_CURRENT
, 6, CPCAP_REG_ADCD6
, "batti"),
365 CPCAP_CHAN(IIO_VOLTAGE
, 7, CPCAP_REG_ADCD7
, "usb_id"),
368 CPCAP_CHAN(IIO_CURRENT
, 8, CPCAP_REG_ADCD0
, "ad8"),
369 CPCAP_CHAN(IIO_VOLTAGE
, 9, CPCAP_REG_ADCD1
, "ad9"),
370 CPCAP_CHAN(IIO_VOLTAGE
, 10, CPCAP_REG_ADCD2
, "licell"),
371 CPCAP_CHAN(IIO_VOLTAGE
, 11, CPCAP_REG_ADCD3
, "hv_battp"),
372 CPCAP_CHAN(IIO_VOLTAGE
, 12, CPCAP_REG_ADCD4
, "tsx1_ad12"),
373 CPCAP_CHAN(IIO_VOLTAGE
, 13, CPCAP_REG_ADCD5
, "tsx2_ad13"),
374 CPCAP_CHAN(IIO_VOLTAGE
, 14, CPCAP_REG_ADCD6
, "tsy1_ad14"),
375 CPCAP_CHAN(IIO_VOLTAGE
, 15, CPCAP_REG_ADCD7
, "tsy2_ad15"),
377 /* There are two registers with multiplexed functionality */
378 CPCAP_CHAN(IIO_VOLTAGE
, 16, CPCAP_REG_ADCD0
, "chg_vsense"),
379 CPCAP_CHAN(IIO_CURRENT
, 17, CPCAP_REG_ADCD1
, "batti2"),
382 static irqreturn_t
cpcap_adc_irq_thread(int irq
, void *data
)
384 struct iio_dev
*indio_dev
= data
;
385 struct cpcap_adc
*ddata
= iio_priv(indio_dev
);
388 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC2
,
389 CPCAP_BIT_ADTRIG_DIS
,
390 CPCAP_BIT_ADTRIG_DIS
);
395 wake_up_interruptible(&ddata
->wq_data_avail
);
400 /* ADC calibration functions */
401 static void cpcap_adc_setup_calibrate(struct cpcap_adc
*ddata
,
402 enum cpcap_adc_channel chan
)
404 unsigned int value
= 0;
405 unsigned long timeout
= jiffies
+ msecs_to_jiffies(3000);
408 if ((chan
!= CPCAP_ADC_CHG_ISENSE
) &&
409 (chan
!= CPCAP_ADC_BATTI
))
412 value
|= CPCAP_BIT_CAL_MODE
| CPCAP_BIT_RAND0
;
413 value
|= ((chan
<< 4) &
414 (CPCAP_BIT_ADA2
| CPCAP_BIT_ADA1
| CPCAP_BIT_ADA0
));
416 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC1
,
417 CPCAP_BIT_CAL_MODE
| CPCAP_BIT_ATOX
|
418 CPCAP_BIT_ATO3
| CPCAP_BIT_ATO2
|
419 CPCAP_BIT_ATO1
| CPCAP_BIT_ATO0
|
420 CPCAP_BIT_ADA2
| CPCAP_BIT_ADA1
|
421 CPCAP_BIT_ADA0
| CPCAP_BIT_AD_SEL1
|
422 CPCAP_BIT_RAND1
| CPCAP_BIT_RAND0
,
427 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC2
,
428 CPCAP_BIT_ATOX_PS_FACTOR
|
429 CPCAP_BIT_ADC_PS_FACTOR1
|
430 CPCAP_BIT_ADC_PS_FACTOR0
,
435 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC2
,
436 CPCAP_BIT_ADTRIG_DIS
,
437 CPCAP_BIT_ADTRIG_DIS
);
441 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC2
,
448 schedule_timeout_uninterruptible(1);
449 error
= regmap_read(ddata
->reg
, CPCAP_REG_ADCC2
, &value
);
452 } while ((value
& CPCAP_BIT_ASC
) && time_before(jiffies
, timeout
));
454 if (value
& CPCAP_BIT_ASC
)
456 "Timeout waiting for calibration to complete\n");
458 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC1
,
459 CPCAP_BIT_CAL_MODE
, 0);
464 static int cpcap_adc_calibrate_one(struct cpcap_adc
*ddata
,
466 u16 calibration_register
,
470 unsigned int calibration_data
[2];
471 unsigned short cal_data_diff
;
474 for (i
= 0; i
< CPCAP_ADC_MAX_RETRIES
; i
++) {
475 calibration_data
[0] = 0;
476 calibration_data
[1] = 0;
478 cpcap_adc_setup_calibrate(ddata
, channel
);
479 error
= regmap_read(ddata
->reg
, calibration_register
,
480 &calibration_data
[0]);
483 cpcap_adc_setup_calibrate(ddata
, channel
);
484 error
= regmap_read(ddata
->reg
, calibration_register
,
485 &calibration_data
[1]);
489 if (calibration_data
[0] > calibration_data
[1])
491 calibration_data
[0] - calibration_data
[1];
494 calibration_data
[1] - calibration_data
[0];
496 if (((calibration_data
[1] >= lower_threshold
) &&
497 (calibration_data
[1] <= upper_threshold
) &&
498 (cal_data_diff
<= ST_ADC_CALIBRATE_DIFF_THRESHOLD
)) ||
499 (ddata
->vendor
== CPCAP_VENDOR_TI
)) {
500 bank_conversion
[channel
].cal_offset
=
501 ((short)calibration_data
[1] * -1) + 512;
502 dev_dbg(ddata
->dev
, "ch%i calibration complete: %i\n",
503 channel
, bank_conversion
[channel
].cal_offset
);
506 usleep_range(5000, 10000);
512 static int cpcap_adc_calibrate(struct cpcap_adc
*ddata
)
516 error
= cpcap_adc_calibrate_one(ddata
, CPCAP_ADC_CHG_ISENSE
,
518 ST_ADC_CAL_CHRGI_LOW_THRESHOLD
,
519 ST_ADC_CAL_CHRGI_HIGH_THRESHOLD
);
523 error
= cpcap_adc_calibrate_one(ddata
, CPCAP_ADC_BATTI
,
525 ST_ADC_CAL_BATTI_LOW_THRESHOLD
,
526 ST_ADC_CAL_BATTI_HIGH_THRESHOLD
);
533 /* ADC setup, read and scale functions */
534 static void cpcap_adc_setup_bank(struct cpcap_adc
*ddata
,
535 struct cpcap_adc_request
*req
)
537 const struct cpcap_adc_ato
*ato
= ddata
->ato
;
538 unsigned short value1
= 0;
539 unsigned short value2
= 0;
545 switch (req
->channel
) {
547 value2
|= CPCAP_BIT_THERMBIAS_EN
;
548 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC2
,
549 CPCAP_BIT_THERMBIAS_EN
,
553 usleep_range(800, 1000);
555 case CPCAP_ADC_AD8
... CPCAP_ADC_TSY2_AD15
:
556 value1
|= CPCAP_BIT_AD_SEL1
;
558 case CPCAP_ADC_BATTP_PI16
... CPCAP_ADC_BATTI_PI17
:
559 value1
|= CPCAP_BIT_RAND1
;
565 switch (req
->timing
) {
566 case CPCAP_ADC_TIMING_IN
:
567 value1
|= ato
->ato_in
;
568 value1
|= ato
->atox_in
;
569 value2
|= ato
->adc_ps_factor_in
;
570 value2
|= ato
->atox_ps_factor_in
;
572 case CPCAP_ADC_TIMING_OUT
:
573 value1
|= ato
->ato_out
;
574 value1
|= ato
->atox_out
;
575 value2
|= ato
->adc_ps_factor_out
;
576 value2
|= ato
->atox_ps_factor_out
;
579 case CPCAP_ADC_TIMING_IMM
:
584 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC1
,
585 CPCAP_BIT_CAL_MODE
| CPCAP_BIT_ATOX
|
586 CPCAP_BIT_ATO3
| CPCAP_BIT_ATO2
|
587 CPCAP_BIT_ATO1
| CPCAP_BIT_ATO0
|
588 CPCAP_BIT_ADA2
| CPCAP_BIT_ADA1
|
589 CPCAP_BIT_ADA0
| CPCAP_BIT_AD_SEL1
|
590 CPCAP_BIT_RAND1
| CPCAP_BIT_RAND0
,
595 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC2
,
596 CPCAP_BIT_ATOX_PS_FACTOR
|
597 CPCAP_BIT_ADC_PS_FACTOR1
|
598 CPCAP_BIT_ADC_PS_FACTOR0
|
599 CPCAP_BIT_THERMBIAS_EN
,
604 if (req
->timing
== CPCAP_ADC_TIMING_IMM
) {
605 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC2
,
606 CPCAP_BIT_ADTRIG_DIS
,
607 CPCAP_BIT_ADTRIG_DIS
);
611 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC2
,
617 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC2
,
618 CPCAP_BIT_ADTRIG_ONESHOT
,
619 CPCAP_BIT_ADTRIG_ONESHOT
);
623 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC2
,
624 CPCAP_BIT_ADTRIG_DIS
, 0);
630 static int cpcap_adc_start_bank(struct cpcap_adc
*ddata
,
631 struct cpcap_adc_request
*req
)
635 req
->timing
= CPCAP_ADC_TIMING_IMM
;
638 for (i
= 0; i
< CPCAP_ADC_MAX_RETRIES
; i
++) {
639 cpcap_adc_setup_bank(ddata
, req
);
640 error
= wait_event_interruptible_timeout(ddata
->wq_data_avail
,
642 msecs_to_jiffies(50));
658 static int cpcap_adc_stop_bank(struct cpcap_adc
*ddata
)
662 error
= regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC1
,
664 CPCAP_REG_ADCC1_DEFAULTS
);
668 return regmap_update_bits(ddata
->reg
, CPCAP_REG_ADCC2
,
670 CPCAP_REG_ADCC2_DEFAULTS
);
673 static void cpcap_adc_phase(struct cpcap_adc_request
*req
)
675 const struct cpcap_adc_conversion_tbl
*conv_tbl
= req
->conv_tbl
;
676 const struct cpcap_adc_phasing_tbl
*phase_tbl
= req
->phase_tbl
;
677 int index
= req
->channel
;
679 /* Remuxed channels 16 and 17 use BATTP and BATTI entries */
680 switch (req
->channel
) {
681 case CPCAP_ADC_BATTP
:
682 case CPCAP_ADC_BATTP_PI16
:
683 index
= req
->bank_index
;
684 req
->result
-= phase_tbl
[index
].offset
;
685 req
->result
-= CPCAP_FOUR_POINT_TWO_ADC
;
686 req
->result
*= phase_tbl
[index
].multiplier
;
687 if (phase_tbl
[index
].divider
== 0)
689 req
->result
/= phase_tbl
[index
].divider
;
690 req
->result
+= CPCAP_FOUR_POINT_TWO_ADC
;
692 case CPCAP_ADC_BATTI_PI17
:
693 index
= req
->bank_index
;
696 req
->result
+= conv_tbl
[index
].cal_offset
;
697 req
->result
+= conv_tbl
[index
].align_offset
;
698 req
->result
*= phase_tbl
[index
].multiplier
;
699 if (phase_tbl
[index
].divider
== 0)
701 req
->result
/= phase_tbl
[index
].divider
;
702 req
->result
+= phase_tbl
[index
].offset
;
706 if (req
->result
< phase_tbl
[index
].min
)
707 req
->result
= phase_tbl
[index
].min
;
708 else if (req
->result
> phase_tbl
[index
].max
)
709 req
->result
= phase_tbl
[index
].max
;
712 /* Looks up temperatures in a table and calculates averages if needed */
713 static int cpcap_adc_table_to_millicelcius(unsigned short value
)
715 int i
, result
= 0, alpha
;
717 if (value
<= temp_map
[CPCAP_MAX_TEMP_LVL
- 1][0])
718 return temp_map
[CPCAP_MAX_TEMP_LVL
- 1][1];
720 if (value
>= temp_map
[0][0])
721 return temp_map
[0][1];
723 for (i
= 0; i
< CPCAP_MAX_TEMP_LVL
- 1; i
++) {
724 if ((value
<= temp_map
[i
][0]) &&
725 (value
>= temp_map
[i
+ 1][0])) {
726 if (value
== temp_map
[i
][0]) {
727 result
= temp_map
[i
][1];
728 } else if (value
== temp_map
[i
+ 1][0]) {
729 result
= temp_map
[i
+ 1][1];
731 alpha
= ((value
- temp_map
[i
][0]) * 1000) /
732 (temp_map
[i
+ 1][0] - temp_map
[i
][0]);
734 result
= temp_map
[i
][1] +
735 ((alpha
* (temp_map
[i
+ 1][1] -
736 temp_map
[i
][1])) / 1000);
745 static void cpcap_adc_convert(struct cpcap_adc_request
*req
)
747 const struct cpcap_adc_conversion_tbl
*conv_tbl
= req
->conv_tbl
;
748 int index
= req
->channel
;
750 /* Remuxed channels 16 and 17 use BATTP and BATTI entries */
751 switch (req
->channel
) {
752 case CPCAP_ADC_BATTP_PI16
:
753 index
= CPCAP_ADC_BATTP
;
755 case CPCAP_ADC_BATTI_PI17
:
756 index
= CPCAP_ADC_BATTI
;
762 /* No conversion for raw channels */
763 if (conv_tbl
[index
].conv_type
== IIO_CHAN_INFO_RAW
)
766 /* Temperatures use a lookup table instead of conversion table */
767 if ((req
->channel
== CPCAP_ADC_AD0
) ||
768 (req
->channel
== CPCAP_ADC_AD3
)) {
770 cpcap_adc_table_to_millicelcius(req
->result
);
775 /* All processed channels use a conversion table */
776 req
->result
*= conv_tbl
[index
].multiplier
;
777 if (conv_tbl
[index
].divider
== 0)
779 req
->result
/= conv_tbl
[index
].divider
;
780 req
->result
+= conv_tbl
[index
].conv_offset
;
784 * REVISIT: Check if timed sampling can use multiple channels at the
785 * same time. If not, replace channel_mask with just channel.
787 static int cpcap_adc_read_bank_scaled(struct cpcap_adc
*ddata
,
788 struct cpcap_adc_request
*req
)
790 int calibration_data
, error
, addr
;
792 if (ddata
->vendor
== CPCAP_VENDOR_TI
) {
793 error
= regmap_read(ddata
->reg
, CPCAP_REG_ADCAL1
,
797 bank_conversion
[CPCAP_ADC_CHG_ISENSE
].cal_offset
=
798 ((short)calibration_data
* -1) + 512;
800 error
= regmap_read(ddata
->reg
, CPCAP_REG_ADCAL2
,
804 bank_conversion
[CPCAP_ADC_BATTI
].cal_offset
=
805 ((short)calibration_data
* -1) + 512;
808 addr
= CPCAP_REG_ADCD0
+ req
->bank_index
* 4;
810 error
= regmap_read(ddata
->reg
, addr
, &req
->result
);
814 req
->result
&= 0x3ff;
815 cpcap_adc_phase(req
);
816 cpcap_adc_convert(req
);
821 static int cpcap_adc_init_request(struct cpcap_adc_request
*req
,
824 req
->channel
= channel
;
825 req
->phase_tbl
= bank_phasing
;
826 req
->conv_tbl
= bank_conversion
;
829 case CPCAP_ADC_AD0
... CPCAP_ADC_USB_ID
:
830 req
->bank_index
= channel
;
832 case CPCAP_ADC_AD8
... CPCAP_ADC_TSY2_AD15
:
833 req
->bank_index
= channel
- 8;
835 case CPCAP_ADC_BATTP_PI16
:
836 req
->bank_index
= CPCAP_ADC_BATTP
;
838 case CPCAP_ADC_BATTI_PI17
:
839 req
->bank_index
= CPCAP_ADC_BATTI
;
848 static int cpcap_adc_read_st_die_temp(struct cpcap_adc
*ddata
,
853 error
= regmap_read(ddata
->reg
, addr
, val
);
864 static int cpcap_adc_read(struct iio_dev
*indio_dev
,
865 struct iio_chan_spec
const *chan
,
866 int *val
, int *val2
, long mask
)
868 struct cpcap_adc
*ddata
= iio_priv(indio_dev
);
869 struct cpcap_adc_request req
;
872 error
= cpcap_adc_init_request(&req
, chan
->channel
);
877 case IIO_CHAN_INFO_RAW
:
878 mutex_lock(&ddata
->lock
);
879 error
= cpcap_adc_start_bank(ddata
, &req
);
882 error
= regmap_read(ddata
->reg
, chan
->address
, val
);
885 error
= cpcap_adc_stop_bank(ddata
);
888 mutex_unlock(&ddata
->lock
);
890 case IIO_CHAN_INFO_PROCESSED
:
891 mutex_lock(&ddata
->lock
);
892 error
= cpcap_adc_start_bank(ddata
, &req
);
895 if ((ddata
->vendor
== CPCAP_VENDOR_ST
) &&
896 (chan
->channel
== CPCAP_ADC_AD3
)) {
897 error
= cpcap_adc_read_st_die_temp(ddata
,
903 error
= cpcap_adc_read_bank_scaled(ddata
, &req
);
907 error
= cpcap_adc_stop_bank(ddata
);
910 mutex_unlock(&ddata
->lock
);
920 mutex_unlock(&ddata
->lock
);
921 dev_err(ddata
->dev
, "error reading ADC: %i\n", error
);
926 static const struct iio_info cpcap_adc_info
= {
927 .read_raw
= &cpcap_adc_read
,
931 * Configuration for Motorola mapphone series such as droid 4.
932 * Copied from the Motorola mapphone kernel tree.
934 static const struct cpcap_adc_ato mapphone_adc
= {
937 .adc_ps_factor_in
= 0x0200,
938 .atox_ps_factor_in
= 0,
941 .adc_ps_factor_out
= 0,
942 .atox_ps_factor_out
= 0,
945 static const struct of_device_id cpcap_adc_id_table
[] = {
947 .compatible
= "motorola,cpcap-adc",
950 .compatible
= "motorola,mapphone-cpcap-adc",
951 .data
= &mapphone_adc
,
955 MODULE_DEVICE_TABLE(of
, cpcap_adc_id_table
);
957 static int cpcap_adc_probe(struct platform_device
*pdev
)
959 struct cpcap_adc
*ddata
;
960 struct iio_dev
*indio_dev
;
963 indio_dev
= devm_iio_device_alloc(&pdev
->dev
, sizeof(*ddata
));
965 dev_err(&pdev
->dev
, "failed to allocate iio device\n");
969 ddata
= iio_priv(indio_dev
);
970 ddata
->ato
= device_get_match_data(&pdev
->dev
);
973 ddata
->dev
= &pdev
->dev
;
975 mutex_init(&ddata
->lock
);
976 init_waitqueue_head(&ddata
->wq_data_avail
);
978 indio_dev
->modes
= INDIO_DIRECT_MODE
| INDIO_BUFFER_SOFTWARE
;
979 indio_dev
->channels
= cpcap_adc_channels
;
980 indio_dev
->num_channels
= ARRAY_SIZE(cpcap_adc_channels
);
981 indio_dev
->name
= dev_name(&pdev
->dev
);
982 indio_dev
->info
= &cpcap_adc_info
;
984 ddata
->reg
= dev_get_regmap(pdev
->dev
.parent
, NULL
);
988 error
= cpcap_get_vendor(ddata
->dev
, ddata
->reg
, &ddata
->vendor
);
992 platform_set_drvdata(pdev
, indio_dev
);
994 ddata
->irq
= platform_get_irq_byname(pdev
, "adcdone");
998 error
= devm_request_threaded_irq(&pdev
->dev
, ddata
->irq
, NULL
,
999 cpcap_adc_irq_thread
,
1000 IRQF_TRIGGER_NONE
| IRQF_ONESHOT
,
1001 "cpcap-adc", indio_dev
);
1003 dev_err(&pdev
->dev
, "could not get irq: %i\n",
1009 error
= cpcap_adc_calibrate(ddata
);
1013 dev_info(&pdev
->dev
, "CPCAP ADC device probed\n");
1015 return devm_iio_device_register(&pdev
->dev
, indio_dev
);
1018 static struct platform_driver cpcap_adc_driver
= {
1020 .name
= "cpcap_adc",
1021 .of_match_table
= cpcap_adc_id_table
,
1023 .probe
= cpcap_adc_probe
,
1026 module_platform_driver(cpcap_adc_driver
);
1028 MODULE_ALIAS("platform:cpcap_adc");
1029 MODULE_DESCRIPTION("CPCAP ADC driver");
1030 MODULE_AUTHOR("Tony Lindgren <tony@atomide.com");
1031 MODULE_LICENSE("GPL v2");