Merge tag 'block-5.11-2021-01-10' of git://git.kernel.dk/linux-block
[linux/fpc-iii.git] / drivers / mmc / host / sdhci-s3c.c
blobf48a788a9d3df6453df0990f65f0a84eb83c2ca3
1 // SPDX-License-Identifier: GPL-2.0-only
2 /* linux/drivers/mmc/host/sdhci-s3c.c
4 * Copyright 2008 Openmoko Inc.
5 * Copyright 2008 Simtec Electronics
6 * Ben Dooks <ben@simtec.co.uk>
7 * http://armlinux.simtec.co.uk/
9 * SDHCI (HSMMC) support for Samsung SoC
12 #include <linux/spinlock.h>
13 #include <linux/delay.h>
14 #include <linux/dma-mapping.h>
15 #include <linux/platform_device.h>
16 #include <linux/platform_data/mmc-sdhci-s3c.h>
17 #include <linux/slab.h>
18 #include <linux/clk.h>
19 #include <linux/io.h>
20 #include <linux/gpio.h>
21 #include <linux/module.h>
22 #include <linux/of.h>
23 #include <linux/of_gpio.h>
24 #include <linux/pm.h>
25 #include <linux/pm_runtime.h>
27 #include <linux/mmc/host.h>
29 #include "sdhci.h"
31 #define MAX_BUS_CLK (4)
33 #define S3C_SDHCI_CONTROL2 (0x80)
34 #define S3C_SDHCI_CONTROL3 (0x84)
35 #define S3C64XX_SDHCI_CONTROL4 (0x8C)
37 #define S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR BIT(31)
38 #define S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK BIT(30)
39 #define S3C_SDHCI_CTRL2_CDINVRXD3 BIT(29)
40 #define S3C_SDHCI_CTRL2_SLCARDOUT BIT(28)
42 #define S3C_SDHCI_CTRL2_FLTCLKSEL_MASK (0xf << 24)
43 #define S3C_SDHCI_CTRL2_FLTCLKSEL_SHIFT (24)
44 #define S3C_SDHCI_CTRL2_FLTCLKSEL(_x) ((_x) << 24)
46 #define S3C_SDHCI_CTRL2_LVLDAT_MASK (0xff << 16)
47 #define S3C_SDHCI_CTRL2_LVLDAT_SHIFT (16)
48 #define S3C_SDHCI_CTRL2_LVLDAT(_x) ((_x) << 16)
50 #define S3C_SDHCI_CTRL2_ENFBCLKTX BIT(15)
51 #define S3C_SDHCI_CTRL2_ENFBCLKRX BIT(14)
52 #define S3C_SDHCI_CTRL2_SDCDSEL BIT(13)
53 #define S3C_SDHCI_CTRL2_SDSIGPC BIT(12)
54 #define S3C_SDHCI_CTRL2_ENBUSYCHKTXSTART BIT(11)
56 #define S3C_SDHCI_CTRL2_DFCNT_MASK (0x3 << 9)
57 #define S3C_SDHCI_CTRL2_DFCNT_SHIFT (9)
58 #define S3C_SDHCI_CTRL2_DFCNT_NONE (0x0 << 9)
59 #define S3C_SDHCI_CTRL2_DFCNT_4SDCLK (0x1 << 9)
60 #define S3C_SDHCI_CTRL2_DFCNT_16SDCLK (0x2 << 9)
61 #define S3C_SDHCI_CTRL2_DFCNT_64SDCLK (0x3 << 9)
63 #define S3C_SDHCI_CTRL2_ENCLKOUTHOLD BIT(8)
64 #define S3C_SDHCI_CTRL2_RWAITMODE BIT(7)
65 #define S3C_SDHCI_CTRL2_DISBUFRD BIT(6)
67 #define S3C_SDHCI_CTRL2_SELBASECLK_MASK (0x3 << 4)
68 #define S3C_SDHCI_CTRL2_SELBASECLK_SHIFT (4)
69 #define S3C_SDHCI_CTRL2_PWRSYNC BIT(3)
70 #define S3C_SDHCI_CTRL2_ENCLKOUTMSKCON BIT(1)
71 #define S3C_SDHCI_CTRL2_HWINITFIN BIT(0)
73 #define S3C_SDHCI_CTRL3_FCSEL3 BIT(31)
74 #define S3C_SDHCI_CTRL3_FCSEL2 BIT(23)
75 #define S3C_SDHCI_CTRL3_FCSEL1 BIT(15)
76 #define S3C_SDHCI_CTRL3_FCSEL0 BIT(7)
78 #define S3C_SDHCI_CTRL3_FIA3_MASK (0x7f << 24)
79 #define S3C_SDHCI_CTRL3_FIA3_SHIFT (24)
80 #define S3C_SDHCI_CTRL3_FIA3(_x) ((_x) << 24)
82 #define S3C_SDHCI_CTRL3_FIA2_MASK (0x7f << 16)
83 #define S3C_SDHCI_CTRL3_FIA2_SHIFT (16)
84 #define S3C_SDHCI_CTRL3_FIA2(_x) ((_x) << 16)
86 #define S3C_SDHCI_CTRL3_FIA1_MASK (0x7f << 8)
87 #define S3C_SDHCI_CTRL3_FIA1_SHIFT (8)
88 #define S3C_SDHCI_CTRL3_FIA1(_x) ((_x) << 8)
90 #define S3C_SDHCI_CTRL3_FIA0_MASK (0x7f << 0)
91 #define S3C_SDHCI_CTRL3_FIA0_SHIFT (0)
92 #define S3C_SDHCI_CTRL3_FIA0(_x) ((_x) << 0)
94 #define S3C64XX_SDHCI_CONTROL4_DRIVE_MASK (0x3 << 16)
95 #define S3C64XX_SDHCI_CONTROL4_DRIVE_SHIFT (16)
96 #define S3C64XX_SDHCI_CONTROL4_DRIVE_2mA (0x0 << 16)
97 #define S3C64XX_SDHCI_CONTROL4_DRIVE_4mA (0x1 << 16)
98 #define S3C64XX_SDHCI_CONTROL4_DRIVE_7mA (0x2 << 16)
99 #define S3C64XX_SDHCI_CONTROL4_DRIVE_9mA (0x3 << 16)
101 #define S3C64XX_SDHCI_CONTROL4_BUSY (1)
104 * struct sdhci_s3c - S3C SDHCI instance
105 * @host: The SDHCI host created
106 * @pdev: The platform device we where created from.
107 * @ioarea: The resource created when we claimed the IO area.
108 * @pdata: The platform data for this controller.
109 * @cur_clk: The index of the current bus clock.
110 * @ext_cd_irq: External card detect interrupt.
111 * @clk_io: The clock for the internal bus interface.
112 * @clk_rates: Clock frequencies.
113 * @clk_bus: The clocks that are available for the SD/MMC bus clock.
114 * @no_divider: No or non-standard internal clock divider.
116 struct sdhci_s3c {
117 struct sdhci_host *host;
118 struct platform_device *pdev;
119 struct resource *ioarea;
120 struct s3c_sdhci_platdata *pdata;
121 int cur_clk;
122 int ext_cd_irq;
124 struct clk *clk_io;
125 struct clk *clk_bus[MAX_BUS_CLK];
126 unsigned long clk_rates[MAX_BUS_CLK];
128 bool no_divider;
132 * struct sdhci_s3c_driver_data - S3C SDHCI platform specific driver data
133 * @sdhci_quirks: sdhci host specific quirks.
134 * @no_divider: no or non-standard internal clock divider.
136 * Specifies platform specific configuration of sdhci controller.
137 * Note: A structure for driver specific platform data is used for future
138 * expansion of its usage.
140 struct sdhci_s3c_drv_data {
141 unsigned int sdhci_quirks;
142 bool no_divider;
145 static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
147 return sdhci_priv(host);
151 * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
152 * @host: The SDHCI host instance.
154 * Callback to return the maximum clock rate acheivable by the controller.
156 static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
158 struct sdhci_s3c *ourhost = to_s3c(host);
159 unsigned long rate, max = 0;
160 int src;
162 for (src = 0; src < MAX_BUS_CLK; src++) {
163 rate = ourhost->clk_rates[src];
164 if (rate > max)
165 max = rate;
168 return max;
172 * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
173 * @ourhost: Our SDHCI instance.
174 * @src: The source clock index.
175 * @wanted: The clock frequency wanted.
177 static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
178 unsigned int src,
179 unsigned int wanted)
181 unsigned long rate;
182 struct clk *clksrc = ourhost->clk_bus[src];
183 int shift;
185 if (IS_ERR(clksrc))
186 return UINT_MAX;
189 * If controller uses a non-standard clock division, find the best clock
190 * speed possible with selected clock source and skip the division.
192 if (ourhost->no_divider) {
193 rate = clk_round_rate(clksrc, wanted);
194 return wanted - rate;
197 rate = ourhost->clk_rates[src];
199 for (shift = 0; shift <= 8; ++shift) {
200 if ((rate >> shift) <= wanted)
201 break;
204 if (shift > 8) {
205 dev_dbg(&ourhost->pdev->dev,
206 "clk %d: rate %ld, min rate %lu > wanted %u\n",
207 src, rate, rate / 256, wanted);
208 return UINT_MAX;
211 dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
212 src, rate, wanted, rate >> shift);
214 return wanted - (rate >> shift);
218 * sdhci_s3c_set_clock - callback on clock change
219 * @host: The SDHCI host being changed
220 * @clock: The clock rate being requested.
222 * When the card's clock is going to be changed, look at the new frequency
223 * and find the best clock source to go with it.
225 static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
227 struct sdhci_s3c *ourhost = to_s3c(host);
228 unsigned int best = UINT_MAX;
229 unsigned int delta;
230 int best_src = 0;
231 int src;
232 u32 ctrl;
234 host->mmc->actual_clock = 0;
236 /* don't bother if the clock is going off. */
237 if (clock == 0) {
238 sdhci_set_clock(host, clock);
239 return;
242 for (src = 0; src < MAX_BUS_CLK; src++) {
243 delta = sdhci_s3c_consider_clock(ourhost, src, clock);
244 if (delta < best) {
245 best = delta;
246 best_src = src;
250 dev_dbg(&ourhost->pdev->dev,
251 "selected source %d, clock %d, delta %d\n",
252 best_src, clock, best);
254 /* select the new clock source */
255 if (ourhost->cur_clk != best_src) {
256 struct clk *clk = ourhost->clk_bus[best_src];
258 clk_prepare_enable(clk);
259 if (ourhost->cur_clk >= 0)
260 clk_disable_unprepare(
261 ourhost->clk_bus[ourhost->cur_clk]);
263 ourhost->cur_clk = best_src;
264 host->max_clk = ourhost->clk_rates[best_src];
267 /* turn clock off to card before changing clock source */
268 writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
270 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
271 ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
272 ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
273 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
275 /* reprogram default hardware configuration */
276 writel(S3C64XX_SDHCI_CONTROL4_DRIVE_9mA,
277 host->ioaddr + S3C64XX_SDHCI_CONTROL4);
279 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
280 ctrl |= (S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR |
281 S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK |
282 S3C_SDHCI_CTRL2_ENFBCLKRX |
283 S3C_SDHCI_CTRL2_DFCNT_NONE |
284 S3C_SDHCI_CTRL2_ENCLKOUTHOLD);
285 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
287 /* reconfigure the controller for new clock rate */
288 ctrl = (S3C_SDHCI_CTRL3_FCSEL1 | S3C_SDHCI_CTRL3_FCSEL0);
289 if (clock < 25 * 1000000)
290 ctrl |= (S3C_SDHCI_CTRL3_FCSEL3 | S3C_SDHCI_CTRL3_FCSEL2);
291 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL3);
293 sdhci_set_clock(host, clock);
297 * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
298 * @host: The SDHCI host being queried
300 * To init mmc host properly a minimal clock value is needed. For high system
301 * bus clock's values the standard formula gives values out of allowed range.
302 * The clock still can be set to lower values, if clock source other then
303 * system bus is selected.
305 static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
307 struct sdhci_s3c *ourhost = to_s3c(host);
308 unsigned long rate, min = ULONG_MAX;
309 int src;
311 for (src = 0; src < MAX_BUS_CLK; src++) {
312 rate = ourhost->clk_rates[src] / 256;
313 if (!rate)
314 continue;
315 if (rate < min)
316 min = rate;
319 return min;
322 /* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
323 static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
325 struct sdhci_s3c *ourhost = to_s3c(host);
326 unsigned long rate, max = 0;
327 int src;
329 for (src = 0; src < MAX_BUS_CLK; src++) {
330 struct clk *clk;
332 clk = ourhost->clk_bus[src];
333 if (IS_ERR(clk))
334 continue;
336 rate = clk_round_rate(clk, ULONG_MAX);
337 if (rate > max)
338 max = rate;
341 return max;
344 /* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
345 static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
347 struct sdhci_s3c *ourhost = to_s3c(host);
348 unsigned long rate, min = ULONG_MAX;
349 int src;
351 for (src = 0; src < MAX_BUS_CLK; src++) {
352 struct clk *clk;
354 clk = ourhost->clk_bus[src];
355 if (IS_ERR(clk))
356 continue;
358 rate = clk_round_rate(clk, 0);
359 if (rate < min)
360 min = rate;
363 return min;
366 /* sdhci_cmu_set_clock - callback on clock change.*/
367 static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
369 struct sdhci_s3c *ourhost = to_s3c(host);
370 struct device *dev = &ourhost->pdev->dev;
371 unsigned long timeout;
372 u16 clk = 0;
373 int ret;
375 host->mmc->actual_clock = 0;
377 /* If the clock is going off, set to 0 at clock control register */
378 if (clock == 0) {
379 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
380 return;
383 sdhci_s3c_set_clock(host, clock);
385 /* Reset SD Clock Enable */
386 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
387 clk &= ~SDHCI_CLOCK_CARD_EN;
388 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
390 ret = clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
391 if (ret != 0) {
392 dev_err(dev, "%s: failed to set clock rate %uHz\n",
393 mmc_hostname(host->mmc), clock);
394 return;
397 clk = SDHCI_CLOCK_INT_EN;
398 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
400 /* Wait max 20 ms */
401 timeout = 20;
402 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
403 & SDHCI_CLOCK_INT_STABLE)) {
404 if (timeout == 0) {
405 dev_err(dev, "%s: Internal clock never stabilised.\n",
406 mmc_hostname(host->mmc));
407 return;
409 timeout--;
410 mdelay(1);
413 clk |= SDHCI_CLOCK_CARD_EN;
414 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
417 static struct sdhci_ops sdhci_s3c_ops = {
418 .get_max_clock = sdhci_s3c_get_max_clk,
419 .set_clock = sdhci_s3c_set_clock,
420 .get_min_clock = sdhci_s3c_get_min_clock,
421 .set_bus_width = sdhci_set_bus_width,
422 .reset = sdhci_reset,
423 .set_uhs_signaling = sdhci_set_uhs_signaling,
426 #ifdef CONFIG_OF
427 static int sdhci_s3c_parse_dt(struct device *dev,
428 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
430 struct device_node *node = dev->of_node;
431 u32 max_width;
433 /* if the bus-width property is not specified, assume width as 1 */
434 if (of_property_read_u32(node, "bus-width", &max_width))
435 max_width = 1;
436 pdata->max_width = max_width;
438 /* get the card detection method */
439 if (of_get_property(node, "broken-cd", NULL)) {
440 pdata->cd_type = S3C_SDHCI_CD_NONE;
441 return 0;
444 if (of_get_property(node, "non-removable", NULL)) {
445 pdata->cd_type = S3C_SDHCI_CD_PERMANENT;
446 return 0;
449 if (of_get_named_gpio(node, "cd-gpios", 0))
450 return 0;
452 /* assuming internal card detect that will be configured by pinctrl */
453 pdata->cd_type = S3C_SDHCI_CD_INTERNAL;
454 return 0;
456 #else
457 static int sdhci_s3c_parse_dt(struct device *dev,
458 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
460 return -EINVAL;
462 #endif
464 #ifdef CONFIG_OF
465 static const struct of_device_id sdhci_s3c_dt_match[];
466 #endif
468 static inline struct sdhci_s3c_drv_data *sdhci_s3c_get_driver_data(
469 struct platform_device *pdev)
471 #ifdef CONFIG_OF
472 if (pdev->dev.of_node) {
473 const struct of_device_id *match;
474 match = of_match_node(sdhci_s3c_dt_match, pdev->dev.of_node);
475 return (struct sdhci_s3c_drv_data *)match->data;
477 #endif
478 return (struct sdhci_s3c_drv_data *)
479 platform_get_device_id(pdev)->driver_data;
482 static int sdhci_s3c_probe(struct platform_device *pdev)
484 struct s3c_sdhci_platdata *pdata;
485 struct sdhci_s3c_drv_data *drv_data;
486 struct device *dev = &pdev->dev;
487 struct sdhci_host *host;
488 struct sdhci_s3c *sc;
489 int ret, irq, ptr, clks;
491 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
492 dev_err(dev, "no device data specified\n");
493 return -ENOENT;
496 irq = platform_get_irq(pdev, 0);
497 if (irq < 0)
498 return irq;
500 host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
501 if (IS_ERR(host)) {
502 dev_err(dev, "sdhci_alloc_host() failed\n");
503 return PTR_ERR(host);
505 sc = sdhci_priv(host);
507 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
508 if (!pdata) {
509 ret = -ENOMEM;
510 goto err_pdata_io_clk;
513 if (pdev->dev.of_node) {
514 ret = sdhci_s3c_parse_dt(&pdev->dev, host, pdata);
515 if (ret)
516 goto err_pdata_io_clk;
517 } else {
518 memcpy(pdata, pdev->dev.platform_data, sizeof(*pdata));
521 drv_data = sdhci_s3c_get_driver_data(pdev);
523 sc->host = host;
524 sc->pdev = pdev;
525 sc->pdata = pdata;
526 sc->cur_clk = -1;
528 platform_set_drvdata(pdev, host);
530 sc->clk_io = devm_clk_get(dev, "hsmmc");
531 if (IS_ERR(sc->clk_io)) {
532 dev_err(dev, "failed to get io clock\n");
533 ret = PTR_ERR(sc->clk_io);
534 goto err_pdata_io_clk;
537 /* enable the local io clock and keep it running for the moment. */
538 clk_prepare_enable(sc->clk_io);
540 for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
541 char name[14];
543 snprintf(name, 14, "mmc_busclk.%d", ptr);
544 sc->clk_bus[ptr] = devm_clk_get(dev, name);
545 if (IS_ERR(sc->clk_bus[ptr]))
546 continue;
548 clks++;
549 sc->clk_rates[ptr] = clk_get_rate(sc->clk_bus[ptr]);
551 dev_info(dev, "clock source %d: %s (%ld Hz)\n",
552 ptr, name, sc->clk_rates[ptr]);
555 if (clks == 0) {
556 dev_err(dev, "failed to find any bus clocks\n");
557 ret = -ENOENT;
558 goto err_no_busclks;
561 host->ioaddr = devm_platform_ioremap_resource(pdev, 0);
562 if (IS_ERR(host->ioaddr)) {
563 ret = PTR_ERR(host->ioaddr);
564 goto err_req_regs;
567 /* Ensure we have minimal gpio selected CMD/CLK/Detect */
568 if (pdata->cfg_gpio)
569 pdata->cfg_gpio(pdev, pdata->max_width);
571 host->hw_name = "samsung-hsmmc";
572 host->ops = &sdhci_s3c_ops;
573 host->quirks = 0;
574 host->quirks2 = 0;
575 host->irq = irq;
577 /* Setup quirks for the controller */
578 host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
579 host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
580 if (drv_data) {
581 host->quirks |= drv_data->sdhci_quirks;
582 sc->no_divider = drv_data->no_divider;
585 #ifndef CONFIG_MMC_SDHCI_S3C_DMA
587 /* we currently see overruns on errors, so disable the SDMA
588 * support as well. */
589 host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
591 #endif /* CONFIG_MMC_SDHCI_S3C_DMA */
593 /* It seems we do not get an DATA transfer complete on non-busy
594 * transfers, not sure if this is a problem with this specific
595 * SDHCI block, or a missing configuration that needs to be set. */
596 host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
598 /* This host supports the Auto CMD12 */
599 host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
601 /* Samsung SoCs need BROKEN_ADMA_ZEROLEN_DESC */
602 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC;
604 if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
605 pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
606 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
608 if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
609 host->mmc->caps = MMC_CAP_NONREMOVABLE;
611 switch (pdata->max_width) {
612 case 8:
613 host->mmc->caps |= MMC_CAP_8_BIT_DATA;
614 fallthrough;
615 case 4:
616 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
617 break;
620 if (pdata->pm_caps)
621 host->mmc->pm_caps |= pdata->pm_caps;
623 host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
624 SDHCI_QUIRK_32BIT_DMA_SIZE);
626 /* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
627 host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
630 * If controller does not have internal clock divider,
631 * we can use overriding functions instead of default.
633 if (sc->no_divider) {
634 sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
635 sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
636 sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
639 /* It supports additional host capabilities if needed */
640 if (pdata->host_caps)
641 host->mmc->caps |= pdata->host_caps;
643 if (pdata->host_caps2)
644 host->mmc->caps2 |= pdata->host_caps2;
646 pm_runtime_enable(&pdev->dev);
647 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
648 pm_runtime_use_autosuspend(&pdev->dev);
649 pm_suspend_ignore_children(&pdev->dev, 1);
651 ret = mmc_of_parse(host->mmc);
652 if (ret)
653 goto err_req_regs;
655 ret = sdhci_add_host(host);
656 if (ret)
657 goto err_req_regs;
659 #ifdef CONFIG_PM
660 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
661 clk_disable_unprepare(sc->clk_io);
662 #endif
663 return 0;
665 err_req_regs:
666 pm_runtime_disable(&pdev->dev);
668 err_no_busclks:
669 clk_disable_unprepare(sc->clk_io);
671 err_pdata_io_clk:
672 sdhci_free_host(host);
674 return ret;
677 static int sdhci_s3c_remove(struct platform_device *pdev)
679 struct sdhci_host *host = platform_get_drvdata(pdev);
680 struct sdhci_s3c *sc = sdhci_priv(host);
682 if (sc->ext_cd_irq)
683 free_irq(sc->ext_cd_irq, sc);
685 #ifdef CONFIG_PM
686 if (sc->pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
687 clk_prepare_enable(sc->clk_io);
688 #endif
689 sdhci_remove_host(host, 1);
691 pm_runtime_dont_use_autosuspend(&pdev->dev);
692 pm_runtime_disable(&pdev->dev);
694 clk_disable_unprepare(sc->clk_io);
696 sdhci_free_host(host);
698 return 0;
701 #ifdef CONFIG_PM_SLEEP
702 static int sdhci_s3c_suspend(struct device *dev)
704 struct sdhci_host *host = dev_get_drvdata(dev);
706 if (host->tuning_mode != SDHCI_TUNING_MODE_3)
707 mmc_retune_needed(host->mmc);
709 return sdhci_suspend_host(host);
712 static int sdhci_s3c_resume(struct device *dev)
714 struct sdhci_host *host = dev_get_drvdata(dev);
716 return sdhci_resume_host(host);
718 #endif
720 #ifdef CONFIG_PM
721 static int sdhci_s3c_runtime_suspend(struct device *dev)
723 struct sdhci_host *host = dev_get_drvdata(dev);
724 struct sdhci_s3c *ourhost = to_s3c(host);
725 struct clk *busclk = ourhost->clk_io;
726 int ret;
728 ret = sdhci_runtime_suspend_host(host);
730 if (host->tuning_mode != SDHCI_TUNING_MODE_3)
731 mmc_retune_needed(host->mmc);
733 if (ourhost->cur_clk >= 0)
734 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
735 clk_disable_unprepare(busclk);
736 return ret;
739 static int sdhci_s3c_runtime_resume(struct device *dev)
741 struct sdhci_host *host = dev_get_drvdata(dev);
742 struct sdhci_s3c *ourhost = to_s3c(host);
743 struct clk *busclk = ourhost->clk_io;
744 int ret;
746 clk_prepare_enable(busclk);
747 if (ourhost->cur_clk >= 0)
748 clk_prepare_enable(ourhost->clk_bus[ourhost->cur_clk]);
749 ret = sdhci_runtime_resume_host(host, 0);
750 return ret;
752 #endif
754 static const struct dev_pm_ops sdhci_s3c_pmops = {
755 SET_SYSTEM_SLEEP_PM_OPS(sdhci_s3c_suspend, sdhci_s3c_resume)
756 SET_RUNTIME_PM_OPS(sdhci_s3c_runtime_suspend, sdhci_s3c_runtime_resume,
757 NULL)
760 static const struct platform_device_id sdhci_s3c_driver_ids[] = {
762 .name = "s3c-sdhci",
763 .driver_data = (kernel_ulong_t)NULL,
767 MODULE_DEVICE_TABLE(platform, sdhci_s3c_driver_ids);
769 #ifdef CONFIG_OF
770 static struct sdhci_s3c_drv_data exynos4_sdhci_drv_data = {
771 .no_divider = true,
774 static const struct of_device_id sdhci_s3c_dt_match[] = {
775 { .compatible = "samsung,s3c6410-sdhci", },
776 { .compatible = "samsung,exynos4210-sdhci",
777 .data = &exynos4_sdhci_drv_data },
780 MODULE_DEVICE_TABLE(of, sdhci_s3c_dt_match);
781 #endif
783 static struct platform_driver sdhci_s3c_driver = {
784 .probe = sdhci_s3c_probe,
785 .remove = sdhci_s3c_remove,
786 .id_table = sdhci_s3c_driver_ids,
787 .driver = {
788 .name = "s3c-sdhci",
789 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
790 .of_match_table = of_match_ptr(sdhci_s3c_dt_match),
791 .pm = &sdhci_s3c_pmops,
795 module_platform_driver(sdhci_s3c_driver);
797 MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
798 MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
799 MODULE_LICENSE("GPL v2");
800 MODULE_ALIAS("platform:s3c-sdhci");