1 // SPDX-License-Identifier: GPL-2.0-only
3 * PHY drivers for the sungem ethernet driver.
5 * This file could be shared with other drivers.
7 * (c) 2002-2007, Benjamin Herrenscmidt (benh@kernel.crashing.org)
10 * - Add support for PHYs that provide an IRQ line
11 * - Eventually moved the entire polling state machine in
12 * there (out of the eth driver), so that it can easily be
13 * skipped on PHYs that implement it in hardware.
14 * - On LXT971 & BCM5201, Apple uses some chip specific regs
15 * to read the link status. Figure out why and if it makes
16 * sense to do the same (magic aneg ?)
17 * - Apple has some additional power management code for some
18 * Broadcom PHYs that they "hide" from the OpenSource version
19 * of darwin, still need to reverse engineer that
23 #include <linux/module.h>
25 #include <linux/kernel.h>
26 #include <linux/types.h>
27 #include <linux/netdevice.h>
28 #include <linux/etherdevice.h>
29 #include <linux/mii.h>
30 #include <linux/ethtool.h>
31 #include <linux/delay.h>
33 #ifdef CONFIG_PPC_PMAC
37 #include <linux/sungem_phy.h>
39 /* Link modes of the BCM5400 PHY */
40 static const int phy_BCM5400_link_table
[8][3] = {
41 { 0, 0, 0 }, /* No link */
42 { 0, 0, 0 }, /* 10BT Half Duplex */
43 { 1, 0, 0 }, /* 10BT Full Duplex */
44 { 0, 1, 0 }, /* 100BT Half Duplex */
45 { 0, 1, 0 }, /* 100BT Half Duplex */
46 { 1, 1, 0 }, /* 100BT Full Duplex*/
47 { 1, 0, 1 }, /* 1000BT */
48 { 1, 0, 1 }, /* 1000BT */
51 static inline int __sungem_phy_read(struct mii_phy
* phy
, int id
, int reg
)
53 return phy
->mdio_read(phy
->dev
, id
, reg
);
56 static inline void __sungem_phy_write(struct mii_phy
* phy
, int id
, int reg
, int val
)
58 phy
->mdio_write(phy
->dev
, id
, reg
, val
);
61 static inline int sungem_phy_read(struct mii_phy
* phy
, int reg
)
63 return phy
->mdio_read(phy
->dev
, phy
->mii_id
, reg
);
66 static inline void sungem_phy_write(struct mii_phy
* phy
, int reg
, int val
)
68 phy
->mdio_write(phy
->dev
, phy
->mii_id
, reg
, val
);
71 static int reset_one_mii_phy(struct mii_phy
* phy
, int phy_id
)
76 val
= __sungem_phy_read(phy
, phy_id
, MII_BMCR
);
77 val
&= ~(BMCR_ISOLATE
| BMCR_PDOWN
);
79 __sungem_phy_write(phy
, phy_id
, MII_BMCR
, val
);
84 val
= __sungem_phy_read(phy
, phy_id
, MII_BMCR
);
85 if ((val
& BMCR_RESET
) == 0)
89 if ((val
& BMCR_ISOLATE
) && limit
> 0)
90 __sungem_phy_write(phy
, phy_id
, MII_BMCR
, val
& ~BMCR_ISOLATE
);
95 static int bcm5201_init(struct mii_phy
* phy
)
99 data
= sungem_phy_read(phy
, MII_BCM5201_MULTIPHY
);
100 data
&= ~MII_BCM5201_MULTIPHY_SUPERISOLATE
;
101 sungem_phy_write(phy
, MII_BCM5201_MULTIPHY
, data
);
103 sungem_phy_write(phy
, MII_BCM5201_INTERRUPT
, 0);
108 static int bcm5201_suspend(struct mii_phy
* phy
)
110 sungem_phy_write(phy
, MII_BCM5201_INTERRUPT
, 0);
111 sungem_phy_write(phy
, MII_BCM5201_MULTIPHY
, MII_BCM5201_MULTIPHY_SUPERISOLATE
);
116 static int bcm5221_init(struct mii_phy
* phy
)
120 data
= sungem_phy_read(phy
, MII_BCM5221_TEST
);
121 sungem_phy_write(phy
, MII_BCM5221_TEST
,
122 data
| MII_BCM5221_TEST_ENABLE_SHADOWS
);
124 data
= sungem_phy_read(phy
, MII_BCM5221_SHDOW_AUX_STAT2
);
125 sungem_phy_write(phy
, MII_BCM5221_SHDOW_AUX_STAT2
,
126 data
| MII_BCM5221_SHDOW_AUX_STAT2_APD
);
128 data
= sungem_phy_read(phy
, MII_BCM5221_SHDOW_AUX_MODE4
);
129 sungem_phy_write(phy
, MII_BCM5221_SHDOW_AUX_MODE4
,
130 data
| MII_BCM5221_SHDOW_AUX_MODE4_CLKLOPWR
);
132 data
= sungem_phy_read(phy
, MII_BCM5221_TEST
);
133 sungem_phy_write(phy
, MII_BCM5221_TEST
,
134 data
& ~MII_BCM5221_TEST_ENABLE_SHADOWS
);
139 static int bcm5221_suspend(struct mii_phy
* phy
)
143 data
= sungem_phy_read(phy
, MII_BCM5221_TEST
);
144 sungem_phy_write(phy
, MII_BCM5221_TEST
,
145 data
| MII_BCM5221_TEST_ENABLE_SHADOWS
);
147 data
= sungem_phy_read(phy
, MII_BCM5221_SHDOW_AUX_MODE4
);
148 sungem_phy_write(phy
, MII_BCM5221_SHDOW_AUX_MODE4
,
149 data
| MII_BCM5221_SHDOW_AUX_MODE4_IDDQMODE
);
154 static int bcm5241_init(struct mii_phy
* phy
)
158 data
= sungem_phy_read(phy
, MII_BCM5221_TEST
);
159 sungem_phy_write(phy
, MII_BCM5221_TEST
,
160 data
| MII_BCM5221_TEST_ENABLE_SHADOWS
);
162 data
= sungem_phy_read(phy
, MII_BCM5221_SHDOW_AUX_STAT2
);
163 sungem_phy_write(phy
, MII_BCM5221_SHDOW_AUX_STAT2
,
164 data
| MII_BCM5221_SHDOW_AUX_STAT2_APD
);
166 data
= sungem_phy_read(phy
, MII_BCM5221_SHDOW_AUX_MODE4
);
167 sungem_phy_write(phy
, MII_BCM5221_SHDOW_AUX_MODE4
,
168 data
& ~MII_BCM5241_SHDOW_AUX_MODE4_STANDBYPWR
);
170 data
= sungem_phy_read(phy
, MII_BCM5221_TEST
);
171 sungem_phy_write(phy
, MII_BCM5221_TEST
,
172 data
& ~MII_BCM5221_TEST_ENABLE_SHADOWS
);
177 static int bcm5241_suspend(struct mii_phy
* phy
)
181 data
= sungem_phy_read(phy
, MII_BCM5221_TEST
);
182 sungem_phy_write(phy
, MII_BCM5221_TEST
,
183 data
| MII_BCM5221_TEST_ENABLE_SHADOWS
);
185 data
= sungem_phy_read(phy
, MII_BCM5221_SHDOW_AUX_MODE4
);
186 sungem_phy_write(phy
, MII_BCM5221_SHDOW_AUX_MODE4
,
187 data
| MII_BCM5241_SHDOW_AUX_MODE4_STANDBYPWR
);
192 static int bcm5400_init(struct mii_phy
* phy
)
196 /* Configure for gigabit full duplex */
197 data
= sungem_phy_read(phy
, MII_BCM5400_AUXCONTROL
);
198 data
|= MII_BCM5400_AUXCONTROL_PWR10BASET
;
199 sungem_phy_write(phy
, MII_BCM5400_AUXCONTROL
, data
);
201 data
= sungem_phy_read(phy
, MII_BCM5400_GB_CONTROL
);
202 data
|= MII_BCM5400_GB_CONTROL_FULLDUPLEXCAP
;
203 sungem_phy_write(phy
, MII_BCM5400_GB_CONTROL
, data
);
207 /* Reset and configure cascaded 10/100 PHY */
208 (void)reset_one_mii_phy(phy
, 0x1f);
210 data
= __sungem_phy_read(phy
, 0x1f, MII_BCM5201_MULTIPHY
);
211 data
|= MII_BCM5201_MULTIPHY_SERIALMODE
;
212 __sungem_phy_write(phy
, 0x1f, MII_BCM5201_MULTIPHY
, data
);
214 data
= sungem_phy_read(phy
, MII_BCM5400_AUXCONTROL
);
215 data
&= ~MII_BCM5400_AUXCONTROL_PWR10BASET
;
216 sungem_phy_write(phy
, MII_BCM5400_AUXCONTROL
, data
);
221 static int bcm5400_suspend(struct mii_phy
* phy
)
223 #if 0 /* Commented out in Darwin... someone has those dawn docs ? */
224 sungem_phy_write(phy
, MII_BMCR
, BMCR_PDOWN
);
229 static int bcm5401_init(struct mii_phy
* phy
)
234 rev
= sungem_phy_read(phy
, MII_PHYSID2
) & 0x000f;
235 if (rev
== 0 || rev
== 3) {
236 /* Some revisions of 5401 appear to need this
237 * initialisation sequence to disable, according
238 * to OF, "tap power management"
240 * WARNING ! OF and Darwin don't agree on the
241 * register addresses. OF seem to interpret the
242 * register numbers below as decimal
244 * Note: This should (and does) match tg3_init_5401phy_dsp
245 * in the tg3.c driver. -DaveM
247 sungem_phy_write(phy
, 0x18, 0x0c20);
248 sungem_phy_write(phy
, 0x17, 0x0012);
249 sungem_phy_write(phy
, 0x15, 0x1804);
250 sungem_phy_write(phy
, 0x17, 0x0013);
251 sungem_phy_write(phy
, 0x15, 0x1204);
252 sungem_phy_write(phy
, 0x17, 0x8006);
253 sungem_phy_write(phy
, 0x15, 0x0132);
254 sungem_phy_write(phy
, 0x17, 0x8006);
255 sungem_phy_write(phy
, 0x15, 0x0232);
256 sungem_phy_write(phy
, 0x17, 0x201f);
257 sungem_phy_write(phy
, 0x15, 0x0a20);
260 /* Configure for gigabit full duplex */
261 data
= sungem_phy_read(phy
, MII_BCM5400_GB_CONTROL
);
262 data
|= MII_BCM5400_GB_CONTROL_FULLDUPLEXCAP
;
263 sungem_phy_write(phy
, MII_BCM5400_GB_CONTROL
, data
);
267 /* Reset and configure cascaded 10/100 PHY */
268 (void)reset_one_mii_phy(phy
, 0x1f);
270 data
= __sungem_phy_read(phy
, 0x1f, MII_BCM5201_MULTIPHY
);
271 data
|= MII_BCM5201_MULTIPHY_SERIALMODE
;
272 __sungem_phy_write(phy
, 0x1f, MII_BCM5201_MULTIPHY
, data
);
277 static int bcm5401_suspend(struct mii_phy
* phy
)
279 #if 0 /* Commented out in Darwin... someone has those dawn docs ? */
280 sungem_phy_write(phy
, MII_BMCR
, BMCR_PDOWN
);
285 static int bcm5411_init(struct mii_phy
* phy
)
289 /* Here's some more Apple black magic to setup
290 * some voltage stuffs.
292 sungem_phy_write(phy
, 0x1c, 0x8c23);
293 sungem_phy_write(phy
, 0x1c, 0x8ca3);
294 sungem_phy_write(phy
, 0x1c, 0x8c23);
296 /* Here, Apple seems to want to reset it, do
299 sungem_phy_write(phy
, MII_BMCR
, BMCR_RESET
);
300 sungem_phy_write(phy
, MII_BMCR
, 0x1340);
302 data
= sungem_phy_read(phy
, MII_BCM5400_GB_CONTROL
);
303 data
|= MII_BCM5400_GB_CONTROL_FULLDUPLEXCAP
;
304 sungem_phy_write(phy
, MII_BCM5400_GB_CONTROL
, data
);
308 /* Reset and configure cascaded 10/100 PHY */
309 (void)reset_one_mii_phy(phy
, 0x1f);
314 static int genmii_setup_aneg(struct mii_phy
*phy
, u32 advertise
)
319 phy
->speed
= SPEED_10
;
320 phy
->duplex
= DUPLEX_HALF
;
322 phy
->advertising
= advertise
;
324 /* Setup standard advertise */
325 adv
= sungem_phy_read(phy
, MII_ADVERTISE
);
326 adv
&= ~(ADVERTISE_ALL
| ADVERTISE_100BASE4
);
327 if (advertise
& ADVERTISED_10baseT_Half
)
328 adv
|= ADVERTISE_10HALF
;
329 if (advertise
& ADVERTISED_10baseT_Full
)
330 adv
|= ADVERTISE_10FULL
;
331 if (advertise
& ADVERTISED_100baseT_Half
)
332 adv
|= ADVERTISE_100HALF
;
333 if (advertise
& ADVERTISED_100baseT_Full
)
334 adv
|= ADVERTISE_100FULL
;
335 sungem_phy_write(phy
, MII_ADVERTISE
, adv
);
337 /* Start/Restart aneg */
338 ctl
= sungem_phy_read(phy
, MII_BMCR
);
339 ctl
|= (BMCR_ANENABLE
| BMCR_ANRESTART
);
340 sungem_phy_write(phy
, MII_BMCR
, ctl
);
345 static int genmii_setup_forced(struct mii_phy
*phy
, int speed
, int fd
)
354 ctl
= sungem_phy_read(phy
, MII_BMCR
);
355 ctl
&= ~(BMCR_FULLDPLX
|BMCR_SPEED100
|BMCR_ANENABLE
);
357 /* First reset the PHY */
358 sungem_phy_write(phy
, MII_BMCR
, ctl
| BMCR_RESET
);
360 /* Select speed & duplex */
365 ctl
|= BMCR_SPEED100
;
371 if (fd
== DUPLEX_FULL
)
372 ctl
|= BMCR_FULLDPLX
;
373 sungem_phy_write(phy
, MII_BMCR
, ctl
);
378 static int genmii_poll_link(struct mii_phy
*phy
)
382 (void)sungem_phy_read(phy
, MII_BMSR
);
383 status
= sungem_phy_read(phy
, MII_BMSR
);
384 if ((status
& BMSR_LSTATUS
) == 0)
386 if (phy
->autoneg
&& !(status
& BMSR_ANEGCOMPLETE
))
391 static int genmii_read_link(struct mii_phy
*phy
)
396 lpa
= sungem_phy_read(phy
, MII_LPA
);
398 if (lpa
& (LPA_10FULL
| LPA_100FULL
))
399 phy
->duplex
= DUPLEX_FULL
;
401 phy
->duplex
= DUPLEX_HALF
;
402 if (lpa
& (LPA_100FULL
| LPA_100HALF
))
403 phy
->speed
= SPEED_100
;
405 phy
->speed
= SPEED_10
;
408 /* On non-aneg, we assume what we put in BMCR is the speed,
409 * though magic-aneg shouldn't prevent this case from occurring
415 static int generic_suspend(struct mii_phy
* phy
)
417 sungem_phy_write(phy
, MII_BMCR
, BMCR_PDOWN
);
422 static int bcm5421_init(struct mii_phy
* phy
)
427 id
= (sungem_phy_read(phy
, MII_PHYSID1
) << 16 | sungem_phy_read(phy
, MII_PHYSID2
));
429 /* Revision 0 of 5421 needs some fixups */
430 if (id
== 0x002060e0) {
431 /* This is borrowed from MacOS
433 sungem_phy_write(phy
, 0x18, 0x1007);
434 data
= sungem_phy_read(phy
, 0x18);
435 sungem_phy_write(phy
, 0x18, data
| 0x0400);
436 sungem_phy_write(phy
, 0x18, 0x0007);
437 data
= sungem_phy_read(phy
, 0x18);
438 sungem_phy_write(phy
, 0x18, data
| 0x0800);
439 sungem_phy_write(phy
, 0x17, 0x000a);
440 data
= sungem_phy_read(phy
, 0x15);
441 sungem_phy_write(phy
, 0x15, data
| 0x0200);
444 /* Pick up some init code from OF for K2 version */
445 if ((id
& 0xfffffff0) == 0x002062e0) {
446 sungem_phy_write(phy
, 4, 0x01e1);
447 sungem_phy_write(phy
, 9, 0x0300);
450 /* Check if we can enable automatic low power */
451 #ifdef CONFIG_PPC_PMAC
452 if (phy
->platform_data
) {
453 struct device_node
*np
= of_get_parent(phy
->platform_data
);
454 int can_low_power
= 1;
455 if (np
== NULL
|| of_get_property(np
, "no-autolowpower", NULL
))
458 /* Enable automatic low-power */
459 sungem_phy_write(phy
, 0x1c, 0x9002);
460 sungem_phy_write(phy
, 0x1c, 0xa821);
461 sungem_phy_write(phy
, 0x1c, 0x941d);
464 #endif /* CONFIG_PPC_PMAC */
469 static int bcm54xx_setup_aneg(struct mii_phy
*phy
, u32 advertise
)
474 phy
->speed
= SPEED_10
;
475 phy
->duplex
= DUPLEX_HALF
;
477 phy
->advertising
= advertise
;
479 /* Setup standard advertise */
480 adv
= sungem_phy_read(phy
, MII_ADVERTISE
);
481 adv
&= ~(ADVERTISE_ALL
| ADVERTISE_100BASE4
);
482 if (advertise
& ADVERTISED_10baseT_Half
)
483 adv
|= ADVERTISE_10HALF
;
484 if (advertise
& ADVERTISED_10baseT_Full
)
485 adv
|= ADVERTISE_10FULL
;
486 if (advertise
& ADVERTISED_100baseT_Half
)
487 adv
|= ADVERTISE_100HALF
;
488 if (advertise
& ADVERTISED_100baseT_Full
)
489 adv
|= ADVERTISE_100FULL
;
490 if (advertise
& ADVERTISED_Pause
)
491 adv
|= ADVERTISE_PAUSE_CAP
;
492 if (advertise
& ADVERTISED_Asym_Pause
)
493 adv
|= ADVERTISE_PAUSE_ASYM
;
494 sungem_phy_write(phy
, MII_ADVERTISE
, adv
);
496 /* Setup 1000BT advertise */
497 adv
= sungem_phy_read(phy
, MII_1000BASETCONTROL
);
498 adv
&= ~(MII_1000BASETCONTROL_FULLDUPLEXCAP
|MII_1000BASETCONTROL_HALFDUPLEXCAP
);
499 if (advertise
& SUPPORTED_1000baseT_Half
)
500 adv
|= MII_1000BASETCONTROL_HALFDUPLEXCAP
;
501 if (advertise
& SUPPORTED_1000baseT_Full
)
502 adv
|= MII_1000BASETCONTROL_FULLDUPLEXCAP
;
503 sungem_phy_write(phy
, MII_1000BASETCONTROL
, adv
);
505 /* Start/Restart aneg */
506 ctl
= sungem_phy_read(phy
, MII_BMCR
);
507 ctl
|= (BMCR_ANENABLE
| BMCR_ANRESTART
);
508 sungem_phy_write(phy
, MII_BMCR
, ctl
);
513 static int bcm54xx_setup_forced(struct mii_phy
*phy
, int speed
, int fd
)
522 ctl
= sungem_phy_read(phy
, MII_BMCR
);
523 ctl
&= ~(BMCR_FULLDPLX
|BMCR_SPEED100
|BMCR_SPD2
|BMCR_ANENABLE
);
525 /* First reset the PHY */
526 sungem_phy_write(phy
, MII_BMCR
, ctl
| BMCR_RESET
);
528 /* Select speed & duplex */
533 ctl
|= BMCR_SPEED100
;
538 if (fd
== DUPLEX_FULL
)
539 ctl
|= BMCR_FULLDPLX
;
541 // XXX Should we set the sungem to GII now on 1000BT ?
543 sungem_phy_write(phy
, MII_BMCR
, ctl
);
548 static int bcm54xx_read_link(struct mii_phy
*phy
)
554 val
= sungem_phy_read(phy
, MII_BCM5400_AUXSTATUS
);
555 link_mode
= ((val
& MII_BCM5400_AUXSTATUS_LINKMODE_MASK
) >>
556 MII_BCM5400_AUXSTATUS_LINKMODE_SHIFT
);
557 phy
->duplex
= phy_BCM5400_link_table
[link_mode
][0] ?
558 DUPLEX_FULL
: DUPLEX_HALF
;
559 phy
->speed
= phy_BCM5400_link_table
[link_mode
][2] ?
561 (phy_BCM5400_link_table
[link_mode
][1] ?
562 SPEED_100
: SPEED_10
);
563 val
= sungem_phy_read(phy
, MII_LPA
);
564 phy
->pause
= (phy
->duplex
== DUPLEX_FULL
) &&
565 ((val
& LPA_PAUSE
) != 0);
567 /* On non-aneg, we assume what we put in BMCR is the speed,
568 * though magic-aneg shouldn't prevent this case from occurring
574 static int marvell88e1111_init(struct mii_phy
* phy
)
578 /* magic init sequence for rev 0 */
579 rev
= sungem_phy_read(phy
, MII_PHYSID2
) & 0x000f;
581 sungem_phy_write(phy
, 0x1d, 0x000a);
582 sungem_phy_write(phy
, 0x1e, 0x0821);
584 sungem_phy_write(phy
, 0x1d, 0x0006);
585 sungem_phy_write(phy
, 0x1e, 0x8600);
587 sungem_phy_write(phy
, 0x1d, 0x000b);
588 sungem_phy_write(phy
, 0x1e, 0x0100);
590 sungem_phy_write(phy
, 0x1d, 0x0004);
591 sungem_phy_write(phy
, 0x1e, 0x4850);
596 #define BCM5421_MODE_MASK (1 << 5)
598 static int bcm5421_poll_link(struct mii_phy
* phy
)
603 /* find out in what mode we are */
604 sungem_phy_write(phy
, MII_NCONFIG
, 0x1000);
605 phy_reg
= sungem_phy_read(phy
, MII_NCONFIG
);
607 mode
= (phy_reg
& BCM5421_MODE_MASK
) >> 5;
609 if ( mode
== BCM54XX_COPPER
)
610 return genmii_poll_link(phy
);
612 /* try to find out whether we have a link */
613 sungem_phy_write(phy
, MII_NCONFIG
, 0x2000);
614 phy_reg
= sungem_phy_read(phy
, MII_NCONFIG
);
616 if (phy_reg
& 0x0020)
622 static int bcm5421_read_link(struct mii_phy
* phy
)
627 /* find out in what mode we are */
628 sungem_phy_write(phy
, MII_NCONFIG
, 0x1000);
629 phy_reg
= sungem_phy_read(phy
, MII_NCONFIG
);
631 mode
= (phy_reg
& BCM5421_MODE_MASK
) >> 5;
633 if ( mode
== BCM54XX_COPPER
)
634 return bcm54xx_read_link(phy
);
636 phy
->speed
= SPEED_1000
;
638 /* find out whether we are running half- or full duplex */
639 sungem_phy_write(phy
, MII_NCONFIG
, 0x2000);
640 phy_reg
= sungem_phy_read(phy
, MII_NCONFIG
);
642 if ( (phy_reg
& 0x0080) >> 7)
643 phy
->duplex
|= DUPLEX_HALF
;
645 phy
->duplex
|= DUPLEX_FULL
;
650 static int bcm5421_enable_fiber(struct mii_phy
* phy
, int autoneg
)
652 /* enable fiber mode */
653 sungem_phy_write(phy
, MII_NCONFIG
, 0x9020);
654 /* LEDs active in both modes, autosense prio = fiber */
655 sungem_phy_write(phy
, MII_NCONFIG
, 0x945f);
658 /* switch off fibre autoneg */
659 sungem_phy_write(phy
, MII_NCONFIG
, 0xfc01);
660 sungem_phy_write(phy
, 0x0b, 0x0004);
663 phy
->autoneg
= autoneg
;
668 #define BCM5461_FIBER_LINK (1 << 2)
669 #define BCM5461_MODE_MASK (3 << 1)
671 static int bcm5461_poll_link(struct mii_phy
* phy
)
676 /* find out in what mode we are */
677 sungem_phy_write(phy
, MII_NCONFIG
, 0x7c00);
678 phy_reg
= sungem_phy_read(phy
, MII_NCONFIG
);
680 mode
= (phy_reg
& BCM5461_MODE_MASK
) >> 1;
682 if ( mode
== BCM54XX_COPPER
)
683 return genmii_poll_link(phy
);
685 /* find out whether we have a link */
686 sungem_phy_write(phy
, MII_NCONFIG
, 0x7000);
687 phy_reg
= sungem_phy_read(phy
, MII_NCONFIG
);
689 if (phy_reg
& BCM5461_FIBER_LINK
)
695 #define BCM5461_FIBER_DUPLEX (1 << 3)
697 static int bcm5461_read_link(struct mii_phy
* phy
)
702 /* find out in what mode we are */
703 sungem_phy_write(phy
, MII_NCONFIG
, 0x7c00);
704 phy_reg
= sungem_phy_read(phy
, MII_NCONFIG
);
706 mode
= (phy_reg
& BCM5461_MODE_MASK
) >> 1;
708 if ( mode
== BCM54XX_COPPER
) {
709 return bcm54xx_read_link(phy
);
712 phy
->speed
= SPEED_1000
;
714 /* find out whether we are running half- or full duplex */
715 sungem_phy_write(phy
, MII_NCONFIG
, 0x7000);
716 phy_reg
= sungem_phy_read(phy
, MII_NCONFIG
);
718 if (phy_reg
& BCM5461_FIBER_DUPLEX
)
719 phy
->duplex
|= DUPLEX_FULL
;
721 phy
->duplex
|= DUPLEX_HALF
;
726 static int bcm5461_enable_fiber(struct mii_phy
* phy
, int autoneg
)
728 /* select fiber mode, enable 1000 base-X registers */
729 sungem_phy_write(phy
, MII_NCONFIG
, 0xfc0b);
732 /* enable fiber with no autonegotiation */
733 sungem_phy_write(phy
, MII_ADVERTISE
, 0x01e0);
734 sungem_phy_write(phy
, MII_BMCR
, 0x1140);
736 /* enable fiber with autonegotiation */
737 sungem_phy_write(phy
, MII_BMCR
, 0x0140);
740 phy
->autoneg
= autoneg
;
745 static int marvell_setup_aneg(struct mii_phy
*phy
, u32 advertise
)
750 phy
->speed
= SPEED_10
;
751 phy
->duplex
= DUPLEX_HALF
;
753 phy
->advertising
= advertise
;
755 /* Setup standard advertise */
756 adv
= sungem_phy_read(phy
, MII_ADVERTISE
);
757 adv
&= ~(ADVERTISE_ALL
| ADVERTISE_100BASE4
);
758 if (advertise
& ADVERTISED_10baseT_Half
)
759 adv
|= ADVERTISE_10HALF
;
760 if (advertise
& ADVERTISED_10baseT_Full
)
761 adv
|= ADVERTISE_10FULL
;
762 if (advertise
& ADVERTISED_100baseT_Half
)
763 adv
|= ADVERTISE_100HALF
;
764 if (advertise
& ADVERTISED_100baseT_Full
)
765 adv
|= ADVERTISE_100FULL
;
766 if (advertise
& ADVERTISED_Pause
)
767 adv
|= ADVERTISE_PAUSE_CAP
;
768 if (advertise
& ADVERTISED_Asym_Pause
)
769 adv
|= ADVERTISE_PAUSE_ASYM
;
770 sungem_phy_write(phy
, MII_ADVERTISE
, adv
);
772 /* Setup 1000BT advertise & enable crossover detect
773 * XXX How do we advertise 1000BT ? Darwin source is
774 * confusing here, they read from specific control and
775 * write to control... Someone has specs for those
778 adv
= sungem_phy_read(phy
, MII_M1011_PHY_SPEC_CONTROL
);
779 adv
|= MII_M1011_PHY_SPEC_CONTROL_AUTO_MDIX
;
780 adv
&= ~(MII_1000BASETCONTROL_FULLDUPLEXCAP
|
781 MII_1000BASETCONTROL_HALFDUPLEXCAP
);
782 if (advertise
& SUPPORTED_1000baseT_Half
)
783 adv
|= MII_1000BASETCONTROL_HALFDUPLEXCAP
;
784 if (advertise
& SUPPORTED_1000baseT_Full
)
785 adv
|= MII_1000BASETCONTROL_FULLDUPLEXCAP
;
786 sungem_phy_write(phy
, MII_1000BASETCONTROL
, adv
);
788 /* Start/Restart aneg */
789 ctl
= sungem_phy_read(phy
, MII_BMCR
);
790 ctl
|= (BMCR_ANENABLE
| BMCR_ANRESTART
);
791 sungem_phy_write(phy
, MII_BMCR
, ctl
);
796 static int marvell_setup_forced(struct mii_phy
*phy
, int speed
, int fd
)
805 ctl
= sungem_phy_read(phy
, MII_BMCR
);
806 ctl
&= ~(BMCR_FULLDPLX
|BMCR_SPEED100
|BMCR_SPD2
|BMCR_ANENABLE
);
809 /* Select speed & duplex */
814 ctl
|= BMCR_SPEED100
;
816 /* I'm not sure about the one below, again, Darwin source is
817 * quite confusing and I lack chip specs
822 if (fd
== DUPLEX_FULL
)
823 ctl
|= BMCR_FULLDPLX
;
825 /* Disable crossover. Again, the way Apple does it is strange,
826 * though I don't assume they are wrong ;)
828 ctl2
= sungem_phy_read(phy
, MII_M1011_PHY_SPEC_CONTROL
);
829 ctl2
&= ~(MII_M1011_PHY_SPEC_CONTROL_MANUAL_MDIX
|
830 MII_M1011_PHY_SPEC_CONTROL_AUTO_MDIX
|
831 MII_1000BASETCONTROL_FULLDUPLEXCAP
|
832 MII_1000BASETCONTROL_HALFDUPLEXCAP
);
833 if (speed
== SPEED_1000
)
834 ctl2
|= (fd
== DUPLEX_FULL
) ?
835 MII_1000BASETCONTROL_FULLDUPLEXCAP
:
836 MII_1000BASETCONTROL_HALFDUPLEXCAP
;
837 sungem_phy_write(phy
, MII_1000BASETCONTROL
, ctl2
);
839 // XXX Should we set the sungem to GII now on 1000BT ?
841 sungem_phy_write(phy
, MII_BMCR
, ctl
);
846 static int marvell_read_link(struct mii_phy
*phy
)
851 status
= sungem_phy_read(phy
, MII_M1011_PHY_SPEC_STATUS
);
852 if ((status
& MII_M1011_PHY_SPEC_STATUS_RESOLVED
) == 0)
854 if (status
& MII_M1011_PHY_SPEC_STATUS_1000
)
855 phy
->speed
= SPEED_1000
;
856 else if (status
& MII_M1011_PHY_SPEC_STATUS_100
)
857 phy
->speed
= SPEED_100
;
859 phy
->speed
= SPEED_10
;
860 if (status
& MII_M1011_PHY_SPEC_STATUS_FULLDUPLEX
)
861 phy
->duplex
= DUPLEX_FULL
;
863 phy
->duplex
= DUPLEX_HALF
;
864 pmask
= MII_M1011_PHY_SPEC_STATUS_TX_PAUSE
|
865 MII_M1011_PHY_SPEC_STATUS_RX_PAUSE
;
866 phy
->pause
= (status
& pmask
) == pmask
;
868 /* On non-aneg, we assume what we put in BMCR is the speed,
869 * though magic-aneg shouldn't prevent this case from occurring
875 #define MII_BASIC_FEATURES \
876 (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full | \
877 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full | \
878 SUPPORTED_Autoneg | SUPPORTED_TP | SUPPORTED_MII | \
881 /* On gigabit capable PHYs, we advertise Pause support but not asym pause
882 * support for now as I'm not sure it's supported and Darwin doesn't do
883 * it neither. --BenH.
885 #define MII_GBIT_FEATURES \
886 (MII_BASIC_FEATURES | \
887 SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full)
889 /* Broadcom BCM 5201 */
890 static const struct mii_phy_ops bcm5201_phy_ops
= {
891 .init
= bcm5201_init
,
892 .suspend
= bcm5201_suspend
,
893 .setup_aneg
= genmii_setup_aneg
,
894 .setup_forced
= genmii_setup_forced
,
895 .poll_link
= genmii_poll_link
,
896 .read_link
= genmii_read_link
,
899 static struct mii_phy_def bcm5201_phy_def
= {
900 .phy_id
= 0x00406210,
901 .phy_id_mask
= 0xfffffff0,
903 .features
= MII_BASIC_FEATURES
,
905 .ops
= &bcm5201_phy_ops
908 /* Broadcom BCM 5221 */
909 static const struct mii_phy_ops bcm5221_phy_ops
= {
910 .suspend
= bcm5221_suspend
,
911 .init
= bcm5221_init
,
912 .setup_aneg
= genmii_setup_aneg
,
913 .setup_forced
= genmii_setup_forced
,
914 .poll_link
= genmii_poll_link
,
915 .read_link
= genmii_read_link
,
918 static struct mii_phy_def bcm5221_phy_def
= {
919 .phy_id
= 0x004061e0,
920 .phy_id_mask
= 0xfffffff0,
922 .features
= MII_BASIC_FEATURES
,
924 .ops
= &bcm5221_phy_ops
927 /* Broadcom BCM 5241 */
928 static const struct mii_phy_ops bcm5241_phy_ops
= {
929 .suspend
= bcm5241_suspend
,
930 .init
= bcm5241_init
,
931 .setup_aneg
= genmii_setup_aneg
,
932 .setup_forced
= genmii_setup_forced
,
933 .poll_link
= genmii_poll_link
,
934 .read_link
= genmii_read_link
,
936 static struct mii_phy_def bcm5241_phy_def
= {
937 .phy_id
= 0x0143bc30,
938 .phy_id_mask
= 0xfffffff0,
940 .features
= MII_BASIC_FEATURES
,
942 .ops
= &bcm5241_phy_ops
945 /* Broadcom BCM 5400 */
946 static const struct mii_phy_ops bcm5400_phy_ops
= {
947 .init
= bcm5400_init
,
948 .suspend
= bcm5400_suspend
,
949 .setup_aneg
= bcm54xx_setup_aneg
,
950 .setup_forced
= bcm54xx_setup_forced
,
951 .poll_link
= genmii_poll_link
,
952 .read_link
= bcm54xx_read_link
,
955 static struct mii_phy_def bcm5400_phy_def
= {
956 .phy_id
= 0x00206040,
957 .phy_id_mask
= 0xfffffff0,
959 .features
= MII_GBIT_FEATURES
,
961 .ops
= &bcm5400_phy_ops
964 /* Broadcom BCM 5401 */
965 static const struct mii_phy_ops bcm5401_phy_ops
= {
966 .init
= bcm5401_init
,
967 .suspend
= bcm5401_suspend
,
968 .setup_aneg
= bcm54xx_setup_aneg
,
969 .setup_forced
= bcm54xx_setup_forced
,
970 .poll_link
= genmii_poll_link
,
971 .read_link
= bcm54xx_read_link
,
974 static struct mii_phy_def bcm5401_phy_def
= {
975 .phy_id
= 0x00206050,
976 .phy_id_mask
= 0xfffffff0,
978 .features
= MII_GBIT_FEATURES
,
980 .ops
= &bcm5401_phy_ops
983 /* Broadcom BCM 5411 */
984 static const struct mii_phy_ops bcm5411_phy_ops
= {
985 .init
= bcm5411_init
,
986 .suspend
= generic_suspend
,
987 .setup_aneg
= bcm54xx_setup_aneg
,
988 .setup_forced
= bcm54xx_setup_forced
,
989 .poll_link
= genmii_poll_link
,
990 .read_link
= bcm54xx_read_link
,
993 static struct mii_phy_def bcm5411_phy_def
= {
994 .phy_id
= 0x00206070,
995 .phy_id_mask
= 0xfffffff0,
997 .features
= MII_GBIT_FEATURES
,
999 .ops
= &bcm5411_phy_ops
1002 /* Broadcom BCM 5421 */
1003 static const struct mii_phy_ops bcm5421_phy_ops
= {
1004 .init
= bcm5421_init
,
1005 .suspend
= generic_suspend
,
1006 .setup_aneg
= bcm54xx_setup_aneg
,
1007 .setup_forced
= bcm54xx_setup_forced
,
1008 .poll_link
= bcm5421_poll_link
,
1009 .read_link
= bcm5421_read_link
,
1010 .enable_fiber
= bcm5421_enable_fiber
,
1013 static struct mii_phy_def bcm5421_phy_def
= {
1014 .phy_id
= 0x002060e0,
1015 .phy_id_mask
= 0xfffffff0,
1017 .features
= MII_GBIT_FEATURES
,
1019 .ops
= &bcm5421_phy_ops
1022 /* Broadcom BCM 5421 built-in K2 */
1023 static const struct mii_phy_ops bcm5421k2_phy_ops
= {
1024 .init
= bcm5421_init
,
1025 .suspend
= generic_suspend
,
1026 .setup_aneg
= bcm54xx_setup_aneg
,
1027 .setup_forced
= bcm54xx_setup_forced
,
1028 .poll_link
= genmii_poll_link
,
1029 .read_link
= bcm54xx_read_link
,
1032 static struct mii_phy_def bcm5421k2_phy_def
= {
1033 .phy_id
= 0x002062e0,
1034 .phy_id_mask
= 0xfffffff0,
1035 .name
= "BCM5421-K2",
1036 .features
= MII_GBIT_FEATURES
,
1038 .ops
= &bcm5421k2_phy_ops
1041 static const struct mii_phy_ops bcm5461_phy_ops
= {
1042 .init
= bcm5421_init
,
1043 .suspend
= generic_suspend
,
1044 .setup_aneg
= bcm54xx_setup_aneg
,
1045 .setup_forced
= bcm54xx_setup_forced
,
1046 .poll_link
= bcm5461_poll_link
,
1047 .read_link
= bcm5461_read_link
,
1048 .enable_fiber
= bcm5461_enable_fiber
,
1051 static struct mii_phy_def bcm5461_phy_def
= {
1052 .phy_id
= 0x002060c0,
1053 .phy_id_mask
= 0xfffffff0,
1055 .features
= MII_GBIT_FEATURES
,
1057 .ops
= &bcm5461_phy_ops
1060 /* Broadcom BCM 5462 built-in Vesta */
1061 static const struct mii_phy_ops bcm5462V_phy_ops
= {
1062 .init
= bcm5421_init
,
1063 .suspend
= generic_suspend
,
1064 .setup_aneg
= bcm54xx_setup_aneg
,
1065 .setup_forced
= bcm54xx_setup_forced
,
1066 .poll_link
= genmii_poll_link
,
1067 .read_link
= bcm54xx_read_link
,
1070 static struct mii_phy_def bcm5462V_phy_def
= {
1071 .phy_id
= 0x002060d0,
1072 .phy_id_mask
= 0xfffffff0,
1073 .name
= "BCM5462-Vesta",
1074 .features
= MII_GBIT_FEATURES
,
1076 .ops
= &bcm5462V_phy_ops
1079 /* Marvell 88E1101 amd 88E1111 */
1080 static const struct mii_phy_ops marvell88e1101_phy_ops
= {
1081 .suspend
= generic_suspend
,
1082 .setup_aneg
= marvell_setup_aneg
,
1083 .setup_forced
= marvell_setup_forced
,
1084 .poll_link
= genmii_poll_link
,
1085 .read_link
= marvell_read_link
1088 static const struct mii_phy_ops marvell88e1111_phy_ops
= {
1089 .init
= marvell88e1111_init
,
1090 .suspend
= generic_suspend
,
1091 .setup_aneg
= marvell_setup_aneg
,
1092 .setup_forced
= marvell_setup_forced
,
1093 .poll_link
= genmii_poll_link
,
1094 .read_link
= marvell_read_link
1097 /* two revs in darwin for the 88e1101 ... I could use a datasheet
1098 * to get the proper names...
1100 static struct mii_phy_def marvell88e1101v1_phy_def
= {
1101 .phy_id
= 0x01410c20,
1102 .phy_id_mask
= 0xfffffff0,
1103 .name
= "Marvell 88E1101v1",
1104 .features
= MII_GBIT_FEATURES
,
1106 .ops
= &marvell88e1101_phy_ops
1108 static struct mii_phy_def marvell88e1101v2_phy_def
= {
1109 .phy_id
= 0x01410c60,
1110 .phy_id_mask
= 0xfffffff0,
1111 .name
= "Marvell 88E1101v2",
1112 .features
= MII_GBIT_FEATURES
,
1114 .ops
= &marvell88e1101_phy_ops
1116 static struct mii_phy_def marvell88e1111_phy_def
= {
1117 .phy_id
= 0x01410cc0,
1118 .phy_id_mask
= 0xfffffff0,
1119 .name
= "Marvell 88E1111",
1120 .features
= MII_GBIT_FEATURES
,
1122 .ops
= &marvell88e1111_phy_ops
1125 /* Generic implementation for most 10/100 PHYs */
1126 static const struct mii_phy_ops generic_phy_ops
= {
1127 .setup_aneg
= genmii_setup_aneg
,
1128 .setup_forced
= genmii_setup_forced
,
1129 .poll_link
= genmii_poll_link
,
1130 .read_link
= genmii_read_link
1133 static struct mii_phy_def genmii_phy_def
= {
1134 .phy_id
= 0x00000000,
1135 .phy_id_mask
= 0x00000000,
1136 .name
= "Generic MII",
1137 .features
= MII_BASIC_FEATURES
,
1139 .ops
= &generic_phy_ops
1142 static struct mii_phy_def
* mii_phy_table
[] = {
1153 &marvell88e1101v1_phy_def
,
1154 &marvell88e1101v2_phy_def
,
1155 &marvell88e1111_phy_def
,
1160 int sungem_phy_probe(struct mii_phy
*phy
, int mii_id
)
1164 struct mii_phy_def
* def
;
1167 /* We do not reset the mii_phy structure as the driver
1168 * may re-probe the PHY regulary
1170 phy
->mii_id
= mii_id
;
1172 /* Take PHY out of isloate mode and reset it. */
1173 rc
= reset_one_mii_phy(phy
, mii_id
);
1177 /* Read ID and find matching entry */
1178 id
= (sungem_phy_read(phy
, MII_PHYSID1
) << 16 | sungem_phy_read(phy
, MII_PHYSID2
));
1179 printk(KERN_DEBUG KBUILD_MODNAME
": " "PHY ID: %x, addr: %x\n",
1181 for (i
=0; (def
= mii_phy_table
[i
]) != NULL
; i
++)
1182 if ((id
& def
->phy_id_mask
) == def
->phy_id
)
1184 /* Should never be NULL (we have a generic entry), but... */
1195 phy
->advertising
= 0;
1199 EXPORT_SYMBOL(sungem_phy_probe
);
1200 MODULE_LICENSE("GPL");