1 // SPDX-License-Identifier: GPL-2.0
3 * PCI Express I/O Virtualization (IOV) support
4 * Address Translation Service 1.0
5 * Page Request Interface added by Joerg Roedel <joerg.roedel@amd.com>
6 * PASID support added by Joerg Roedel <joerg.roedel@amd.com>
8 * Copyright (C) 2009 Intel Corporation, Yu Zhao <yu.zhao@intel.com>
9 * Copyright (C) 2011 Advanced Micro Devices,
12 #include <linux/export.h>
13 #include <linux/pci-ats.h>
14 #include <linux/pci.h>
15 #include <linux/slab.h>
19 void pci_ats_init(struct pci_dev
*dev
)
23 if (pci_ats_disabled())
26 pos
= pci_find_ext_capability(dev
, PCI_EXT_CAP_ID_ATS
);
34 * pci_ats_supported - check if the device can use ATS
35 * @dev: the PCI device
37 * Returns true if the device supports ATS and is allowed to use it, false
40 bool pci_ats_supported(struct pci_dev
*dev
)
45 return (dev
->untrusted
== 0);
47 EXPORT_SYMBOL_GPL(pci_ats_supported
);
50 * pci_enable_ats - enable the ATS capability
51 * @dev: the PCI device
52 * @ps: the IOMMU page shift
54 * Returns 0 on success, or negative on failure.
56 int pci_enable_ats(struct pci_dev
*dev
, int ps
)
61 if (!pci_ats_supported(dev
))
64 if (WARN_ON(dev
->ats_enabled
))
67 if (ps
< PCI_ATS_MIN_STU
)
71 * Note that enabling ATS on a VF fails unless it's already enabled
72 * with the same STU on the PF.
74 ctrl
= PCI_ATS_CTRL_ENABLE
;
76 pdev
= pci_physfn(dev
);
77 if (pdev
->ats_stu
!= ps
)
81 ctrl
|= PCI_ATS_CTRL_STU(dev
->ats_stu
- PCI_ATS_MIN_STU
);
83 pci_write_config_word(dev
, dev
->ats_cap
+ PCI_ATS_CTRL
, ctrl
);
88 EXPORT_SYMBOL_GPL(pci_enable_ats
);
91 * pci_disable_ats - disable the ATS capability
92 * @dev: the PCI device
94 void pci_disable_ats(struct pci_dev
*dev
)
98 if (WARN_ON(!dev
->ats_enabled
))
101 pci_read_config_word(dev
, dev
->ats_cap
+ PCI_ATS_CTRL
, &ctrl
);
102 ctrl
&= ~PCI_ATS_CTRL_ENABLE
;
103 pci_write_config_word(dev
, dev
->ats_cap
+ PCI_ATS_CTRL
, ctrl
);
105 dev
->ats_enabled
= 0;
107 EXPORT_SYMBOL_GPL(pci_disable_ats
);
109 void pci_restore_ats_state(struct pci_dev
*dev
)
113 if (!dev
->ats_enabled
)
116 ctrl
= PCI_ATS_CTRL_ENABLE
;
118 ctrl
|= PCI_ATS_CTRL_STU(dev
->ats_stu
- PCI_ATS_MIN_STU
);
119 pci_write_config_word(dev
, dev
->ats_cap
+ PCI_ATS_CTRL
, ctrl
);
123 * pci_ats_queue_depth - query the ATS Invalidate Queue Depth
124 * @dev: the PCI device
126 * Returns the queue depth on success, or negative on failure.
128 * The ATS spec uses 0 in the Invalidate Queue Depth field to
129 * indicate that the function can accept 32 Invalidate Request.
130 * But here we use the `real' values (i.e. 1~32) for the Queue
131 * Depth; and 0 indicates the function shares the Queue with
132 * other functions (doesn't exclusively own a Queue).
134 int pci_ats_queue_depth(struct pci_dev
*dev
)
144 pci_read_config_word(dev
, dev
->ats_cap
+ PCI_ATS_CAP
, &cap
);
145 return PCI_ATS_CAP_QDEP(cap
) ? PCI_ATS_CAP_QDEP(cap
) : PCI_ATS_MAX_QDEP
;
149 * pci_ats_page_aligned - Return Page Aligned Request bit status.
150 * @pdev: the PCI device
152 * Returns 1, if the Untranslated Addresses generated by the device
153 * are always aligned or 0 otherwise.
155 * Per PCIe spec r4.0, sec 10.5.1.2, if the Page Aligned Request bit
156 * is set, it indicates the Untranslated Addresses generated by the
157 * device are always aligned to a 4096 byte boundary.
159 int pci_ats_page_aligned(struct pci_dev
*pdev
)
166 pci_read_config_word(pdev
, pdev
->ats_cap
+ PCI_ATS_CAP
, &cap
);
168 if (cap
& PCI_ATS_CAP_PAGE_ALIGNED
)
174 #ifdef CONFIG_PCI_PRI
175 void pci_pri_init(struct pci_dev
*pdev
)
179 pdev
->pri_cap
= pci_find_ext_capability(pdev
, PCI_EXT_CAP_ID_PRI
);
184 pci_read_config_word(pdev
, pdev
->pri_cap
+ PCI_PRI_STATUS
, &status
);
185 if (status
& PCI_PRI_STATUS_PASID
)
186 pdev
->pasid_required
= 1;
190 * pci_enable_pri - Enable PRI capability
191 * @pdev: PCI device structure
192 * @reqs: outstanding requests
194 * Returns 0 on success, negative value on error
196 int pci_enable_pri(struct pci_dev
*pdev
, u32 reqs
)
200 int pri
= pdev
->pri_cap
;
203 * VFs must not implement the PRI Capability. If their PF
204 * implements PRI, it is shared by the VFs, so if the PF PRI is
205 * enabled, it is also enabled for the VF.
207 if (pdev
->is_virtfn
) {
208 if (pci_physfn(pdev
)->pri_enabled
)
213 if (WARN_ON(pdev
->pri_enabled
))
219 pci_read_config_word(pdev
, pri
+ PCI_PRI_STATUS
, &status
);
220 if (!(status
& PCI_PRI_STATUS_STOPPED
))
223 pci_read_config_dword(pdev
, pri
+ PCI_PRI_MAX_REQ
, &max_requests
);
224 reqs
= min(max_requests
, reqs
);
225 pdev
->pri_reqs_alloc
= reqs
;
226 pci_write_config_dword(pdev
, pri
+ PCI_PRI_ALLOC_REQ
, reqs
);
228 control
= PCI_PRI_CTRL_ENABLE
;
229 pci_write_config_word(pdev
, pri
+ PCI_PRI_CTRL
, control
);
231 pdev
->pri_enabled
= 1;
237 * pci_disable_pri - Disable PRI capability
238 * @pdev: PCI device structure
240 * Only clears the enabled-bit, regardless of its former value
242 void pci_disable_pri(struct pci_dev
*pdev
)
245 int pri
= pdev
->pri_cap
;
247 /* VFs share the PF PRI */
251 if (WARN_ON(!pdev
->pri_enabled
))
257 pci_read_config_word(pdev
, pri
+ PCI_PRI_CTRL
, &control
);
258 control
&= ~PCI_PRI_CTRL_ENABLE
;
259 pci_write_config_word(pdev
, pri
+ PCI_PRI_CTRL
, control
);
261 pdev
->pri_enabled
= 0;
263 EXPORT_SYMBOL_GPL(pci_disable_pri
);
266 * pci_restore_pri_state - Restore PRI
267 * @pdev: PCI device structure
269 void pci_restore_pri_state(struct pci_dev
*pdev
)
271 u16 control
= PCI_PRI_CTRL_ENABLE
;
272 u32 reqs
= pdev
->pri_reqs_alloc
;
273 int pri
= pdev
->pri_cap
;
278 if (!pdev
->pri_enabled
)
284 pci_write_config_dword(pdev
, pri
+ PCI_PRI_ALLOC_REQ
, reqs
);
285 pci_write_config_word(pdev
, pri
+ PCI_PRI_CTRL
, control
);
289 * pci_reset_pri - Resets device's PRI state
290 * @pdev: PCI device structure
292 * The PRI capability must be disabled before this function is called.
293 * Returns 0 on success, negative value on error.
295 int pci_reset_pri(struct pci_dev
*pdev
)
298 int pri
= pdev
->pri_cap
;
303 if (WARN_ON(pdev
->pri_enabled
))
309 control
= PCI_PRI_CTRL_RESET
;
310 pci_write_config_word(pdev
, pri
+ PCI_PRI_CTRL
, control
);
316 * pci_prg_resp_pasid_required - Return PRG Response PASID Required bit
318 * @pdev: PCI device structure
320 * Returns 1 if PASID is required in PRG Response Message, 0 otherwise.
322 int pci_prg_resp_pasid_required(struct pci_dev
*pdev
)
325 pdev
= pci_physfn(pdev
);
327 return pdev
->pasid_required
;
331 * pci_pri_supported - Check if PRI is supported.
332 * @pdev: PCI device structure
334 * Returns true if PRI capability is present, false otherwise.
336 bool pci_pri_supported(struct pci_dev
*pdev
)
338 /* VFs share the PF PRI */
339 if (pci_physfn(pdev
)->pri_cap
)
343 EXPORT_SYMBOL_GPL(pci_pri_supported
);
344 #endif /* CONFIG_PCI_PRI */
346 #ifdef CONFIG_PCI_PASID
347 void pci_pasid_init(struct pci_dev
*pdev
)
349 pdev
->pasid_cap
= pci_find_ext_capability(pdev
, PCI_EXT_CAP_ID_PASID
);
353 * pci_enable_pasid - Enable the PASID capability
354 * @pdev: PCI device structure
355 * @features: Features to enable
357 * Returns 0 on success, negative value on error. This function checks
358 * whether the features are actually supported by the device and returns
361 int pci_enable_pasid(struct pci_dev
*pdev
, int features
)
363 u16 control
, supported
;
364 int pasid
= pdev
->pasid_cap
;
367 * VFs must not implement the PASID Capability, but if a PF
368 * supports PASID, its VFs share the PF PASID configuration.
370 if (pdev
->is_virtfn
) {
371 if (pci_physfn(pdev
)->pasid_enabled
)
376 if (WARN_ON(pdev
->pasid_enabled
))
379 if (!pdev
->eetlp_prefix_path
)
385 pci_read_config_word(pdev
, pasid
+ PCI_PASID_CAP
, &supported
);
386 supported
&= PCI_PASID_CAP_EXEC
| PCI_PASID_CAP_PRIV
;
388 /* User wants to enable anything unsupported? */
389 if ((supported
& features
) != features
)
392 control
= PCI_PASID_CTRL_ENABLE
| features
;
393 pdev
->pasid_features
= features
;
395 pci_write_config_word(pdev
, pasid
+ PCI_PASID_CTRL
, control
);
397 pdev
->pasid_enabled
= 1;
401 EXPORT_SYMBOL_GPL(pci_enable_pasid
);
404 * pci_disable_pasid - Disable the PASID capability
405 * @pdev: PCI device structure
407 void pci_disable_pasid(struct pci_dev
*pdev
)
410 int pasid
= pdev
->pasid_cap
;
412 /* VFs share the PF PASID configuration */
416 if (WARN_ON(!pdev
->pasid_enabled
))
422 pci_write_config_word(pdev
, pasid
+ PCI_PASID_CTRL
, control
);
424 pdev
->pasid_enabled
= 0;
426 EXPORT_SYMBOL_GPL(pci_disable_pasid
);
429 * pci_restore_pasid_state - Restore PASID capabilities
430 * @pdev: PCI device structure
432 void pci_restore_pasid_state(struct pci_dev
*pdev
)
435 int pasid
= pdev
->pasid_cap
;
440 if (!pdev
->pasid_enabled
)
446 control
= PCI_PASID_CTRL_ENABLE
| pdev
->pasid_features
;
447 pci_write_config_word(pdev
, pasid
+ PCI_PASID_CTRL
, control
);
451 * pci_pasid_features - Check which PASID features are supported
452 * @pdev: PCI device structure
454 * Returns a negative value when no PASI capability is present.
455 * Otherwise is returns a bitmask with supported features. Current
456 * features reported are:
457 * PCI_PASID_CAP_EXEC - Execute permission supported
458 * PCI_PASID_CAP_PRIV - Privileged mode supported
460 int pci_pasid_features(struct pci_dev
*pdev
)
466 pdev
= pci_physfn(pdev
);
468 pasid
= pdev
->pasid_cap
;
472 pci_read_config_word(pdev
, pasid
+ PCI_PASID_CAP
, &supported
);
474 supported
&= PCI_PASID_CAP_EXEC
| PCI_PASID_CAP_PRIV
;
478 EXPORT_SYMBOL_GPL(pci_pasid_features
);
480 #define PASID_NUMBER_SHIFT 8
481 #define PASID_NUMBER_MASK (0x1f << PASID_NUMBER_SHIFT)
483 * pci_max_pasid - Get maximum number of PASIDs supported by device
484 * @pdev: PCI device structure
486 * Returns negative value when PASID capability is not present.
487 * Otherwise it returns the number of supported PASIDs.
489 int pci_max_pasids(struct pci_dev
*pdev
)
495 pdev
= pci_physfn(pdev
);
497 pasid
= pdev
->pasid_cap
;
501 pci_read_config_word(pdev
, pasid
+ PCI_PASID_CAP
, &supported
);
503 supported
= (supported
& PASID_NUMBER_MASK
) >> PASID_NUMBER_SHIFT
;
505 return (1 << supported
);
507 EXPORT_SYMBOL_GPL(pci_max_pasids
);
508 #endif /* CONFIG_PCI_PASID */