Merge tag 'block-5.11-2021-01-10' of git://git.kernel.dk/linux-block
[linux/fpc-iii.git] / drivers / phy / mediatek / phy-mtk-mipi-dsi.h
blobc76f07c3fdeb10132fb9125cb3c598c50f4131fc
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3 * Copyright (c) 2019 MediaTek Inc.
4 * Author: Jitao Shi <jitao.shi@mediatek.com>
5 */
7 #ifndef _MTK_MIPI_TX_H
8 #define _MTK_MIPI_TX_H
10 #include <linux/clk.h>
11 #include <linux/clk-provider.h>
12 #include <linux/delay.h>
13 #include <linux/io.h>
14 #include <linux/module.h>
15 #include <linux/nvmem-consumer.h>
16 #include <linux/of_device.h>
17 #include <linux/platform_device.h>
18 #include <linux/phy/phy.h>
19 #include <linux/slab.h>
21 struct mtk_mipitx_data {
22 const u32 mppll_preserve;
23 const struct clk_ops *mipi_tx_clk_ops;
24 void (*mipi_tx_enable_signal)(struct phy *phy);
25 void (*mipi_tx_disable_signal)(struct phy *phy);
28 struct mtk_mipi_tx {
29 struct device *dev;
30 void __iomem *regs;
31 u32 data_rate;
32 u32 mipitx_drive;
33 u32 rt_code[5];
34 const struct mtk_mipitx_data *driver_data;
35 struct clk_hw pll_hw;
36 struct clk *pll;
39 struct mtk_mipi_tx *mtk_mipi_tx_from_clk_hw(struct clk_hw *hw);
40 void mtk_mipi_tx_clear_bits(struct mtk_mipi_tx *mipi_tx, u32 offset, u32 bits);
41 void mtk_mipi_tx_set_bits(struct mtk_mipi_tx *mipi_tx, u32 offset, u32 bits);
42 void mtk_mipi_tx_update_bits(struct mtk_mipi_tx *mipi_tx, u32 offset, u32 mask,
43 u32 data);
44 int mtk_mipi_tx_pll_set_rate(struct clk_hw *hw, unsigned long rate,
45 unsigned long parent_rate);
46 unsigned long mtk_mipi_tx_pll_recalc_rate(struct clk_hw *hw,
47 unsigned long parent_rate);
49 extern const struct mtk_mipitx_data mt2701_mipitx_data;
50 extern const struct mtk_mipitx_data mt8173_mipitx_data;
51 extern const struct mtk_mipitx_data mt8183_mipitx_data;
53 #endif