1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright 2012 Alexandre Pereira da Silva <aletes.xgr@gmail.com>
9 #include <linux/kernel.h>
10 #include <linux/module.h>
12 #include <linux/of_address.h>
13 #include <linux/platform_device.h>
14 #include <linux/pwm.h>
15 #include <linux/slab.h>
17 struct lpc32xx_pwm_chip
{
23 #define PWM_ENABLE BIT(31)
24 #define PWM_PIN_LEVEL BIT(30)
26 #define to_lpc32xx_pwm_chip(_chip) \
27 container_of(_chip, struct lpc32xx_pwm_chip, chip)
29 static int lpc32xx_pwm_config(struct pwm_chip
*chip
, struct pwm_device
*pwm
,
30 int duty_ns
, int period_ns
)
32 struct lpc32xx_pwm_chip
*lpc32xx
= to_lpc32xx_pwm_chip(chip
);
34 int period_cycles
, duty_cycles
;
36 c
= clk_get_rate(lpc32xx
->clk
);
38 /* The highest acceptable divisor is 256, which is represented by 0 */
39 period_cycles
= div64_u64(c
* period_ns
,
40 (unsigned long long)NSEC_PER_SEC
* 256);
41 if (!period_cycles
|| period_cycles
> 256)
43 if (period_cycles
== 256)
46 /* Compute 256 x #duty/period value and care for corner cases */
47 duty_cycles
= div64_u64((unsigned long long)(period_ns
- duty_ns
) * 256,
51 if (duty_cycles
> 255)
54 val
= readl(lpc32xx
->base
+ (pwm
->hwpwm
<< 2));
56 val
|= (period_cycles
<< 8) | duty_cycles
;
57 writel(val
, lpc32xx
->base
+ (pwm
->hwpwm
<< 2));
62 static int lpc32xx_pwm_enable(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
64 struct lpc32xx_pwm_chip
*lpc32xx
= to_lpc32xx_pwm_chip(chip
);
68 ret
= clk_prepare_enable(lpc32xx
->clk
);
72 val
= readl(lpc32xx
->base
+ (pwm
->hwpwm
<< 2));
74 writel(val
, lpc32xx
->base
+ (pwm
->hwpwm
<< 2));
79 static void lpc32xx_pwm_disable(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
81 struct lpc32xx_pwm_chip
*lpc32xx
= to_lpc32xx_pwm_chip(chip
);
84 val
= readl(lpc32xx
->base
+ (pwm
->hwpwm
<< 2));
86 writel(val
, lpc32xx
->base
+ (pwm
->hwpwm
<< 2));
88 clk_disable_unprepare(lpc32xx
->clk
);
91 static const struct pwm_ops lpc32xx_pwm_ops
= {
92 .config
= lpc32xx_pwm_config
,
93 .enable
= lpc32xx_pwm_enable
,
94 .disable
= lpc32xx_pwm_disable
,
98 static int lpc32xx_pwm_probe(struct platform_device
*pdev
)
100 struct lpc32xx_pwm_chip
*lpc32xx
;
104 lpc32xx
= devm_kzalloc(&pdev
->dev
, sizeof(*lpc32xx
), GFP_KERNEL
);
108 lpc32xx
->base
= devm_platform_ioremap_resource(pdev
, 0);
109 if (IS_ERR(lpc32xx
->base
))
110 return PTR_ERR(lpc32xx
->base
);
112 lpc32xx
->clk
= devm_clk_get(&pdev
->dev
, NULL
);
113 if (IS_ERR(lpc32xx
->clk
))
114 return PTR_ERR(lpc32xx
->clk
);
116 lpc32xx
->chip
.dev
= &pdev
->dev
;
117 lpc32xx
->chip
.ops
= &lpc32xx_pwm_ops
;
118 lpc32xx
->chip
.npwm
= 1;
119 lpc32xx
->chip
.base
= -1;
121 ret
= pwmchip_add(&lpc32xx
->chip
);
123 dev_err(&pdev
->dev
, "failed to add PWM chip, error %d\n", ret
);
127 /* When PWM is disable, configure the output to the default value */
128 val
= readl(lpc32xx
->base
+ (lpc32xx
->chip
.pwms
[0].hwpwm
<< 2));
129 val
&= ~PWM_PIN_LEVEL
;
130 writel(val
, lpc32xx
->base
+ (lpc32xx
->chip
.pwms
[0].hwpwm
<< 2));
132 platform_set_drvdata(pdev
, lpc32xx
);
137 static int lpc32xx_pwm_remove(struct platform_device
*pdev
)
139 struct lpc32xx_pwm_chip
*lpc32xx
= platform_get_drvdata(pdev
);
142 for (i
= 0; i
< lpc32xx
->chip
.npwm
; i
++)
143 pwm_disable(&lpc32xx
->chip
.pwms
[i
]);
145 return pwmchip_remove(&lpc32xx
->chip
);
148 static const struct of_device_id lpc32xx_pwm_dt_ids
[] = {
149 { .compatible
= "nxp,lpc3220-pwm", },
152 MODULE_DEVICE_TABLE(of
, lpc32xx_pwm_dt_ids
);
154 static struct platform_driver lpc32xx_pwm_driver
= {
156 .name
= "lpc32xx-pwm",
157 .of_match_table
= lpc32xx_pwm_dt_ids
,
159 .probe
= lpc32xx_pwm_probe
,
160 .remove
= lpc32xx_pwm_remove
,
162 module_platform_driver(lpc32xx_pwm_driver
);
164 MODULE_ALIAS("platform:lpc32xx-pwm");
165 MODULE_AUTHOR("Alexandre Pereira da Silva <aletes.xgr@gmail.com>");
166 MODULE_DESCRIPTION("LPC32XX PWM Driver");
167 MODULE_LICENSE("GPL v2");