1 // SPDX-License-Identifier: GPL-2.0
2 // Copyright (c) 2017-2018, The Linux foundation. All rights reserved.
5 #include <linux/console.h>
7 #include <linux/iopoll.h>
9 #include <linux/module.h>
11 #include <linux/of_device.h>
12 #include <linux/pm_opp.h>
13 #include <linux/platform_device.h>
14 #include <linux/pm_runtime.h>
15 #include <linux/pm_wakeirq.h>
16 #include <linux/qcom-geni-se.h>
17 #include <linux/serial.h>
18 #include <linux/serial_core.h>
19 #include <linux/slab.h>
20 #include <linux/tty.h>
21 #include <linux/tty_flip.h>
23 /* UART specific GENI registers */
24 #define SE_UART_LOOPBACK_CFG 0x22c
25 #define SE_UART_IO_MACRO_CTRL 0x240
26 #define SE_UART_TX_TRANS_CFG 0x25c
27 #define SE_UART_TX_WORD_LEN 0x268
28 #define SE_UART_TX_STOP_BIT_LEN 0x26c
29 #define SE_UART_TX_TRANS_LEN 0x270
30 #define SE_UART_RX_TRANS_CFG 0x280
31 #define SE_UART_RX_WORD_LEN 0x28c
32 #define SE_UART_RX_STALE_CNT 0x294
33 #define SE_UART_TX_PARITY_CFG 0x2a4
34 #define SE_UART_RX_PARITY_CFG 0x2a8
35 #define SE_UART_MANUAL_RFR 0x2ac
37 /* SE_UART_TRANS_CFG */
38 #define UART_TX_PAR_EN BIT(0)
39 #define UART_CTS_MASK BIT(1)
41 /* SE_UART_TX_WORD_LEN */
42 #define TX_WORD_LEN_MSK GENMASK(9, 0)
44 /* SE_UART_TX_STOP_BIT_LEN */
45 #define TX_STOP_BIT_LEN_MSK GENMASK(23, 0)
46 #define TX_STOP_BIT_LEN_1 0
47 #define TX_STOP_BIT_LEN_1_5 1
48 #define TX_STOP_BIT_LEN_2 2
50 /* SE_UART_TX_TRANS_LEN */
51 #define TX_TRANS_LEN_MSK GENMASK(23, 0)
53 /* SE_UART_RX_TRANS_CFG */
54 #define UART_RX_INS_STATUS_BIT BIT(2)
55 #define UART_RX_PAR_EN BIT(3)
57 /* SE_UART_RX_WORD_LEN */
58 #define RX_WORD_LEN_MASK GENMASK(9, 0)
60 /* SE_UART_RX_STALE_CNT */
61 #define RX_STALE_CNT GENMASK(23, 0)
63 /* SE_UART_TX_PARITY_CFG/RX_PARITY_CFG */
64 #define PAR_CALC_EN BIT(0)
65 #define PAR_MODE_MSK GENMASK(2, 1)
66 #define PAR_MODE_SHFT 1
69 #define PAR_SPACE 0x10
72 /* SE_UART_MANUAL_RFR register fields */
73 #define UART_MANUAL_RFR_EN BIT(31)
74 #define UART_RFR_NOT_READY BIT(1)
75 #define UART_RFR_READY BIT(0)
77 /* UART M_CMD OP codes */
78 #define UART_START_TX 0x1
79 #define UART_START_BREAK 0x4
80 #define UART_STOP_BREAK 0x5
81 /* UART S_CMD OP codes */
82 #define UART_START_READ 0x1
83 #define UART_PARAM 0x1
85 #define UART_OVERSAMPLING 32
86 #define STALE_TIMEOUT 16
87 #define DEFAULT_BITS_PER_CHAR 10
88 #define GENI_UART_CONS_PORTS 1
89 #define GENI_UART_PORTS 3
90 #define DEF_FIFO_DEPTH_WORDS 16
92 #define DEF_FIFO_WIDTH_BITS 32
95 /* SE_UART_LOOPBACK_CFG */
96 #define RX_TX_SORTED BIT(0)
97 #define CTS_RTS_SORTED BIT(1)
98 #define RX_TX_CTS_RTS_SORTED (RX_TX_SORTED | CTS_RTS_SORTED)
100 /* UART pin swap value */
101 #define DEFAULT_IO_MACRO_IO0_IO1_MASK GENMASK(3, 0)
102 #define IO_MACRO_IO0_SEL 0x3
103 #define DEFAULT_IO_MACRO_IO2_IO3_MASK GENMASK(15, 4)
104 #define IO_MACRO_IO2_IO3_SWAP 0x4640
106 /* We always configure 4 bytes per FIFO word */
107 #define BYTES_PER_FIFO_WORD 4
109 struct qcom_geni_private_data
{
110 /* NOTE: earlycon port will have NULL here */
111 struct uart_driver
*drv
;
113 u32 poll_cached_bytes
;
114 unsigned int poll_cached_bytes_cnt
;
116 u32 write_cached_bytes
;
117 unsigned int write_cached_bytes_cnt
;
120 struct qcom_geni_serial_port
{
121 struct uart_port uport
;
128 int (*handle_rx
)(struct uart_port
*uport
, u32 bytes
, bool drop
);
134 unsigned int tx_remaining
;
139 struct qcom_geni_private_data private_data
;
142 static const struct uart_ops qcom_geni_console_pops
;
143 static const struct uart_ops qcom_geni_uart_pops
;
144 static struct uart_driver qcom_geni_console_driver
;
145 static struct uart_driver qcom_geni_uart_driver
;
146 static int handle_rx_console(struct uart_port
*uport
, u32 bytes
, bool drop
);
147 static int handle_rx_uart(struct uart_port
*uport
, u32 bytes
, bool drop
);
148 static unsigned int qcom_geni_serial_tx_empty(struct uart_port
*port
);
149 static void qcom_geni_serial_stop_rx(struct uart_port
*uport
);
150 static void qcom_geni_serial_handle_rx(struct uart_port
*uport
, bool drop
);
152 static const unsigned long root_freq
[] = {7372800, 14745600, 19200000, 29491200,
153 32000000, 48000000, 51200000, 64000000,
154 80000000, 96000000, 100000000,
155 102400000, 112000000, 120000000,
158 #define to_dev_port(ptr, member) \
159 container_of(ptr, struct qcom_geni_serial_port, member)
161 static struct qcom_geni_serial_port qcom_geni_uart_ports
[GENI_UART_PORTS
] = {
165 .ops
= &qcom_geni_uart_pops
,
166 .flags
= UPF_BOOT_AUTOCONF
,
173 .ops
= &qcom_geni_uart_pops
,
174 .flags
= UPF_BOOT_AUTOCONF
,
181 .ops
= &qcom_geni_uart_pops
,
182 .flags
= UPF_BOOT_AUTOCONF
,
188 static struct qcom_geni_serial_port qcom_geni_console_port
= {
191 .ops
= &qcom_geni_console_pops
,
192 .flags
= UPF_BOOT_AUTOCONF
,
197 static int qcom_geni_serial_request_port(struct uart_port
*uport
)
199 struct platform_device
*pdev
= to_platform_device(uport
->dev
);
200 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
202 uport
->membase
= devm_platform_ioremap_resource(pdev
, 0);
203 if (IS_ERR(uport
->membase
))
204 return PTR_ERR(uport
->membase
);
205 port
->se
.base
= uport
->membase
;
209 static void qcom_geni_serial_config_port(struct uart_port
*uport
, int cfg_flags
)
211 if (cfg_flags
& UART_CONFIG_TYPE
) {
212 uport
->type
= PORT_MSM
;
213 qcom_geni_serial_request_port(uport
);
217 static unsigned int qcom_geni_serial_get_mctrl(struct uart_port
*uport
)
219 unsigned int mctrl
= TIOCM_DSR
| TIOCM_CAR
;
222 if (uart_console(uport
)) {
225 geni_ios
= readl(uport
->membase
+ SE_GENI_IOS
);
226 if (!(geni_ios
& IO2_DATA_IN
))
233 static void qcom_geni_serial_set_mctrl(struct uart_port
*uport
,
236 u32 uart_manual_rfr
= 0;
237 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
239 if (uart_console(uport
))
242 if (mctrl
& TIOCM_LOOP
)
243 port
->loopback
= RX_TX_CTS_RTS_SORTED
;
245 if (!(mctrl
& TIOCM_RTS
) && !uport
->suspended
)
246 uart_manual_rfr
= UART_MANUAL_RFR_EN
| UART_RFR_NOT_READY
;
247 writel(uart_manual_rfr
, uport
->membase
+ SE_UART_MANUAL_RFR
);
250 static const char *qcom_geni_serial_get_type(struct uart_port
*uport
)
255 static struct qcom_geni_serial_port
*get_port_from_line(int line
, bool console
)
257 struct qcom_geni_serial_port
*port
;
258 int nr_ports
= console
? GENI_UART_CONS_PORTS
: GENI_UART_PORTS
;
260 if (line
< 0 || line
>= nr_ports
)
261 return ERR_PTR(-ENXIO
);
263 port
= console
? &qcom_geni_console_port
: &qcom_geni_uart_ports
[line
];
267 static bool qcom_geni_serial_poll_bit(struct uart_port
*uport
,
268 int offset
, int field
, bool set
)
271 struct qcom_geni_serial_port
*port
;
273 unsigned int fifo_bits
;
274 unsigned long timeout_us
= 20000;
275 struct qcom_geni_private_data
*private_data
= uport
->private_data
;
277 if (private_data
->drv
) {
278 port
= to_dev_port(uport
, uport
);
282 fifo_bits
= port
->tx_fifo_depth
* port
->tx_fifo_width
;
284 * Total polling iterations based on FIFO worth of bytes to be
285 * sent at current baud. Add a little fluff to the wait.
287 timeout_us
= ((fifo_bits
* USEC_PER_SEC
) / baud
) + 500;
291 * Use custom implementation instead of readl_poll_atomic since ktimer
292 * is not ready at the time of early console.
294 timeout_us
= DIV_ROUND_UP(timeout_us
, 10) * 10;
296 reg
= readl(uport
->membase
+ offset
);
297 if ((bool)(reg
& field
) == set
)
305 static void qcom_geni_serial_setup_tx(struct uart_port
*uport
, u32 xmit_size
)
309 writel(xmit_size
, uport
->membase
+ SE_UART_TX_TRANS_LEN
);
310 m_cmd
= UART_START_TX
<< M_OPCODE_SHFT
;
311 writel(m_cmd
, uport
->membase
+ SE_GENI_M_CMD0
);
314 static void qcom_geni_serial_poll_tx_done(struct uart_port
*uport
)
317 u32 irq_clear
= M_CMD_DONE_EN
;
319 done
= qcom_geni_serial_poll_bit(uport
, SE_GENI_M_IRQ_STATUS
,
320 M_CMD_DONE_EN
, true);
322 writel(M_GENI_CMD_ABORT
, uport
->membase
+
323 SE_GENI_M_CMD_CTRL_REG
);
324 irq_clear
|= M_CMD_ABORT_EN
;
325 qcom_geni_serial_poll_bit(uport
, SE_GENI_M_IRQ_STATUS
,
326 M_CMD_ABORT_EN
, true);
328 writel(irq_clear
, uport
->membase
+ SE_GENI_M_IRQ_CLEAR
);
331 static void qcom_geni_serial_abort_rx(struct uart_port
*uport
)
333 u32 irq_clear
= S_CMD_DONE_EN
| S_CMD_ABORT_EN
;
335 writel(S_GENI_CMD_ABORT
, uport
->membase
+ SE_GENI_S_CMD_CTRL_REG
);
336 qcom_geni_serial_poll_bit(uport
, SE_GENI_S_CMD_CTRL_REG
,
337 S_GENI_CMD_ABORT
, false);
338 writel(irq_clear
, uport
->membase
+ SE_GENI_S_IRQ_CLEAR
);
339 writel(FORCE_DEFAULT
, uport
->membase
+ GENI_FORCE_DEFAULT_REG
);
342 #ifdef CONFIG_CONSOLE_POLL
344 static int qcom_geni_serial_get_char(struct uart_port
*uport
)
346 struct qcom_geni_private_data
*private_data
= uport
->private_data
;
351 if (!private_data
->poll_cached_bytes_cnt
) {
352 status
= readl(uport
->membase
+ SE_GENI_M_IRQ_STATUS
);
353 writel(status
, uport
->membase
+ SE_GENI_M_IRQ_CLEAR
);
355 status
= readl(uport
->membase
+ SE_GENI_S_IRQ_STATUS
);
356 writel(status
, uport
->membase
+ SE_GENI_S_IRQ_CLEAR
);
358 status
= readl(uport
->membase
+ SE_GENI_RX_FIFO_STATUS
);
359 word_cnt
= status
& RX_FIFO_WC_MSK
;
363 if (word_cnt
== 1 && (status
& RX_LAST
))
365 * NOTE: If RX_LAST_BYTE_VALID is 0 it needs to be
366 * treated as if it was BYTES_PER_FIFO_WORD.
368 private_data
->poll_cached_bytes_cnt
=
369 (status
& RX_LAST_BYTE_VALID_MSK
) >>
370 RX_LAST_BYTE_VALID_SHFT
;
372 if (private_data
->poll_cached_bytes_cnt
== 0)
373 private_data
->poll_cached_bytes_cnt
= BYTES_PER_FIFO_WORD
;
375 private_data
->poll_cached_bytes
=
376 readl(uport
->membase
+ SE_GENI_RX_FIFOn
);
379 private_data
->poll_cached_bytes_cnt
--;
380 ret
= private_data
->poll_cached_bytes
& 0xff;
381 private_data
->poll_cached_bytes
>>= 8;
386 static void qcom_geni_serial_poll_put_char(struct uart_port
*uport
,
389 writel(DEF_TX_WM
, uport
->membase
+ SE_GENI_TX_WATERMARK_REG
);
390 qcom_geni_serial_setup_tx(uport
, 1);
391 WARN_ON(!qcom_geni_serial_poll_bit(uport
, SE_GENI_M_IRQ_STATUS
,
392 M_TX_FIFO_WATERMARK_EN
, true));
393 writel(c
, uport
->membase
+ SE_GENI_TX_FIFOn
);
394 writel(M_TX_FIFO_WATERMARK_EN
, uport
->membase
+ SE_GENI_M_IRQ_CLEAR
);
395 qcom_geni_serial_poll_tx_done(uport
);
399 #ifdef CONFIG_SERIAL_QCOM_GENI_CONSOLE
400 static void qcom_geni_serial_wr_char(struct uart_port
*uport
, int ch
)
402 struct qcom_geni_private_data
*private_data
= uport
->private_data
;
404 private_data
->write_cached_bytes
=
405 (private_data
->write_cached_bytes
>> 8) | (ch
<< 24);
406 private_data
->write_cached_bytes_cnt
++;
408 if (private_data
->write_cached_bytes_cnt
== BYTES_PER_FIFO_WORD
) {
409 writel(private_data
->write_cached_bytes
,
410 uport
->membase
+ SE_GENI_TX_FIFOn
);
411 private_data
->write_cached_bytes_cnt
= 0;
416 __qcom_geni_serial_console_write(struct uart_port
*uport
, const char *s
,
419 struct qcom_geni_private_data
*private_data
= uport
->private_data
;
422 u32 bytes_to_send
= count
;
424 for (i
= 0; i
< count
; i
++) {
426 * uart_console_write() adds a carriage return for each newline.
427 * Account for additional bytes to be written.
433 writel(DEF_TX_WM
, uport
->membase
+ SE_GENI_TX_WATERMARK_REG
);
434 qcom_geni_serial_setup_tx(uport
, bytes_to_send
);
435 for (i
= 0; i
< count
; ) {
436 size_t chars_to_write
= 0;
437 size_t avail
= DEF_FIFO_DEPTH_WORDS
- DEF_TX_WM
;
440 * If the WM bit never set, then the Tx state machine is not
441 * in a valid state, so break, cancel/abort any existing
442 * command. Unfortunately the current data being written is
445 if (!qcom_geni_serial_poll_bit(uport
, SE_GENI_M_IRQ_STATUS
,
446 M_TX_FIFO_WATERMARK_EN
, true))
448 chars_to_write
= min_t(size_t, count
- i
, avail
/ 2);
449 uart_console_write(uport
, s
+ i
, chars_to_write
,
450 qcom_geni_serial_wr_char
);
451 writel(M_TX_FIFO_WATERMARK_EN
, uport
->membase
+
452 SE_GENI_M_IRQ_CLEAR
);
456 if (private_data
->write_cached_bytes_cnt
) {
457 private_data
->write_cached_bytes
>>= BITS_PER_BYTE
*
458 (BYTES_PER_FIFO_WORD
- private_data
->write_cached_bytes_cnt
);
459 writel(private_data
->write_cached_bytes
,
460 uport
->membase
+ SE_GENI_TX_FIFOn
);
461 private_data
->write_cached_bytes_cnt
= 0;
464 qcom_geni_serial_poll_tx_done(uport
);
467 static void qcom_geni_serial_console_write(struct console
*co
, const char *s
,
470 struct uart_port
*uport
;
471 struct qcom_geni_serial_port
*port
;
477 WARN_ON(co
->index
< 0 || co
->index
>= GENI_UART_CONS_PORTS
);
479 port
= get_port_from_line(co
->index
, true);
483 uport
= &port
->uport
;
484 if (oops_in_progress
)
485 locked
= spin_trylock_irqsave(&uport
->lock
, flags
);
487 spin_lock_irqsave(&uport
->lock
, flags
);
489 geni_status
= readl(uport
->membase
+ SE_GENI_STATUS
);
491 /* Cancel the current write to log the fault */
493 geni_se_cancel_m_cmd(&port
->se
);
494 if (!qcom_geni_serial_poll_bit(uport
, SE_GENI_M_IRQ_STATUS
,
495 M_CMD_CANCEL_EN
, true)) {
496 geni_se_abort_m_cmd(&port
->se
);
497 qcom_geni_serial_poll_bit(uport
, SE_GENI_M_IRQ_STATUS
,
498 M_CMD_ABORT_EN
, true);
499 writel(M_CMD_ABORT_EN
, uport
->membase
+
500 SE_GENI_M_IRQ_CLEAR
);
502 writel(M_CMD_CANCEL_EN
, uport
->membase
+ SE_GENI_M_IRQ_CLEAR
);
503 } else if ((geni_status
& M_GENI_CMD_ACTIVE
) && !port
->tx_remaining
) {
505 * It seems we can't interrupt existing transfers if all data
506 * has been sent, in which case we need to look for done first.
508 qcom_geni_serial_poll_tx_done(uport
);
510 if (uart_circ_chars_pending(&uport
->state
->xmit
)) {
511 irq_en
= readl(uport
->membase
+ SE_GENI_M_IRQ_EN
);
512 writel(irq_en
| M_TX_FIFO_WATERMARK_EN
,
513 uport
->membase
+ SE_GENI_M_IRQ_EN
);
517 __qcom_geni_serial_console_write(uport
, s
, count
);
519 if (port
->tx_remaining
)
520 qcom_geni_serial_setup_tx(uport
, port
->tx_remaining
);
523 spin_unlock_irqrestore(&uport
->lock
, flags
);
526 static int handle_rx_console(struct uart_port
*uport
, u32 bytes
, bool drop
)
529 unsigned char buf
[sizeof(u32
)];
530 struct tty_port
*tport
;
531 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
533 tport
= &uport
->state
->port
;
534 for (i
= 0; i
< bytes
; ) {
536 int chunk
= min_t(int, bytes
- i
, BYTES_PER_FIFO_WORD
);
538 ioread32_rep(uport
->membase
+ SE_GENI_RX_FIFOn
, buf
, 1);
543 for (c
= 0; c
< chunk
; c
++) {
547 if (port
->brk
&& buf
[c
] == 0) {
549 if (uart_handle_break(uport
))
553 sysrq
= uart_prepare_sysrq_char(uport
, buf
[c
]);
556 tty_insert_flip_char(tport
, buf
[c
], TTY_NORMAL
);
560 tty_flip_buffer_push(tport
);
564 static int handle_rx_console(struct uart_port
*uport
, u32 bytes
, bool drop
)
569 #endif /* CONFIG_SERIAL_QCOM_GENI_CONSOLE */
571 static int handle_rx_uart(struct uart_port
*uport
, u32 bytes
, bool drop
)
573 struct tty_port
*tport
;
574 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
575 u32 num_bytes_pw
= port
->tx_fifo_width
/ BITS_PER_BYTE
;
576 u32 words
= ALIGN(bytes
, num_bytes_pw
) / num_bytes_pw
;
579 tport
= &uport
->state
->port
;
580 ioread32_rep(uport
->membase
+ SE_GENI_RX_FIFOn
, port
->rx_fifo
, words
);
584 ret
= tty_insert_flip_string(tport
, port
->rx_fifo
, bytes
);
586 dev_err(uport
->dev
, "%s:Unable to push data ret %d_bytes %d\n",
587 __func__
, ret
, bytes
);
590 uport
->icount
.rx
+= ret
;
591 tty_flip_buffer_push(tport
);
595 static void qcom_geni_serial_start_tx(struct uart_port
*uport
)
600 status
= readl(uport
->membase
+ SE_GENI_STATUS
);
601 if (status
& M_GENI_CMD_ACTIVE
)
604 if (!qcom_geni_serial_tx_empty(uport
))
607 irq_en
= readl(uport
->membase
+ SE_GENI_M_IRQ_EN
);
608 irq_en
|= M_TX_FIFO_WATERMARK_EN
| M_CMD_DONE_EN
;
610 writel(DEF_TX_WM
, uport
->membase
+ SE_GENI_TX_WATERMARK_REG
);
611 writel(irq_en
, uport
->membase
+ SE_GENI_M_IRQ_EN
);
614 static void qcom_geni_serial_stop_tx(struct uart_port
*uport
)
618 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
620 irq_en
= readl(uport
->membase
+ SE_GENI_M_IRQ_EN
);
621 irq_en
&= ~(M_CMD_DONE_EN
| M_TX_FIFO_WATERMARK_EN
);
622 writel(0, uport
->membase
+ SE_GENI_TX_WATERMARK_REG
);
623 writel(irq_en
, uport
->membase
+ SE_GENI_M_IRQ_EN
);
624 status
= readl(uport
->membase
+ SE_GENI_STATUS
);
625 /* Possible stop tx is called multiple times. */
626 if (!(status
& M_GENI_CMD_ACTIVE
))
629 geni_se_cancel_m_cmd(&port
->se
);
630 if (!qcom_geni_serial_poll_bit(uport
, SE_GENI_M_IRQ_STATUS
,
631 M_CMD_CANCEL_EN
, true)) {
632 geni_se_abort_m_cmd(&port
->se
);
633 qcom_geni_serial_poll_bit(uport
, SE_GENI_M_IRQ_STATUS
,
634 M_CMD_ABORT_EN
, true);
635 writel(M_CMD_ABORT_EN
, uport
->membase
+ SE_GENI_M_IRQ_CLEAR
);
637 writel(M_CMD_CANCEL_EN
, uport
->membase
+ SE_GENI_M_IRQ_CLEAR
);
640 static void qcom_geni_serial_start_rx(struct uart_port
*uport
)
644 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
646 status
= readl(uport
->membase
+ SE_GENI_STATUS
);
647 if (status
& S_GENI_CMD_ACTIVE
)
648 qcom_geni_serial_stop_rx(uport
);
650 geni_se_setup_s_cmd(&port
->se
, UART_START_READ
, 0);
652 irq_en
= readl(uport
->membase
+ SE_GENI_S_IRQ_EN
);
653 irq_en
|= S_RX_FIFO_WATERMARK_EN
| S_RX_FIFO_LAST_EN
;
654 writel(irq_en
, uport
->membase
+ SE_GENI_S_IRQ_EN
);
656 irq_en
= readl(uport
->membase
+ SE_GENI_M_IRQ_EN
);
657 irq_en
|= M_RX_FIFO_WATERMARK_EN
| M_RX_FIFO_LAST_EN
;
658 writel(irq_en
, uport
->membase
+ SE_GENI_M_IRQ_EN
);
661 static void qcom_geni_serial_stop_rx(struct uart_port
*uport
)
665 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
668 irq_en
= readl(uport
->membase
+ SE_GENI_S_IRQ_EN
);
669 irq_en
&= ~(S_RX_FIFO_WATERMARK_EN
| S_RX_FIFO_LAST_EN
);
670 writel(irq_en
, uport
->membase
+ SE_GENI_S_IRQ_EN
);
672 irq_en
= readl(uport
->membase
+ SE_GENI_M_IRQ_EN
);
673 irq_en
&= ~(M_RX_FIFO_WATERMARK_EN
| M_RX_FIFO_LAST_EN
);
674 writel(irq_en
, uport
->membase
+ SE_GENI_M_IRQ_EN
);
676 status
= readl(uport
->membase
+ SE_GENI_STATUS
);
677 /* Possible stop rx is called multiple times. */
678 if (!(status
& S_GENI_CMD_ACTIVE
))
681 geni_se_cancel_s_cmd(&port
->se
);
682 qcom_geni_serial_poll_bit(uport
, SE_GENI_S_IRQ_STATUS
,
683 S_CMD_CANCEL_EN
, true);
685 * If timeout occurs secondary engine remains active
686 * and Abort sequence is executed.
688 s_irq_status
= readl(uport
->membase
+ SE_GENI_S_IRQ_STATUS
);
689 /* Flush the Rx buffer */
690 if (s_irq_status
& S_RX_FIFO_LAST_EN
)
691 qcom_geni_serial_handle_rx(uport
, true);
692 writel(s_irq_status
, uport
->membase
+ SE_GENI_S_IRQ_CLEAR
);
694 status
= readl(uport
->membase
+ SE_GENI_STATUS
);
695 if (status
& S_GENI_CMD_ACTIVE
)
696 qcom_geni_serial_abort_rx(uport
);
699 static void qcom_geni_serial_handle_rx(struct uart_port
*uport
, bool drop
)
703 u32 last_word_byte_cnt
;
704 u32 last_word_partial
;
706 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
708 status
= readl(uport
->membase
+ SE_GENI_RX_FIFO_STATUS
);
709 word_cnt
= status
& RX_FIFO_WC_MSK
;
710 last_word_partial
= status
& RX_LAST
;
711 last_word_byte_cnt
= (status
& RX_LAST_BYTE_VALID_MSK
) >>
712 RX_LAST_BYTE_VALID_SHFT
;
716 total_bytes
= BYTES_PER_FIFO_WORD
* (word_cnt
- 1);
717 if (last_word_partial
&& last_word_byte_cnt
)
718 total_bytes
+= last_word_byte_cnt
;
720 total_bytes
+= BYTES_PER_FIFO_WORD
;
721 port
->handle_rx(uport
, total_bytes
, drop
);
724 static void qcom_geni_serial_handle_tx(struct uart_port
*uport
, bool done
,
727 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
728 struct circ_buf
*xmit
= &uport
->state
->xmit
;
738 status
= readl(uport
->membase
+ SE_GENI_TX_FIFO_STATUS
);
740 /* Complete the current tx command before taking newly added data */
742 pending
= port
->tx_remaining
;
744 pending
= uart_circ_chars_pending(xmit
);
746 /* All data has been transmitted and acknowledged as received */
747 if (!pending
&& !status
&& done
) {
748 qcom_geni_serial_stop_tx(uport
);
749 goto out_write_wakeup
;
752 avail
= port
->tx_fifo_depth
- (status
& TX_FIFO_WC
);
753 avail
*= BYTES_PER_FIFO_WORD
;
756 chunk
= min(avail
, pending
);
758 goto out_write_wakeup
;
760 if (!port
->tx_remaining
) {
761 qcom_geni_serial_setup_tx(uport
, pending
);
762 port
->tx_remaining
= pending
;
764 irq_en
= readl(uport
->membase
+ SE_GENI_M_IRQ_EN
);
765 if (!(irq_en
& M_TX_FIFO_WATERMARK_EN
))
766 writel(irq_en
| M_TX_FIFO_WATERMARK_EN
,
767 uport
->membase
+ SE_GENI_M_IRQ_EN
);
771 for (i
= 0; i
< chunk
; ) {
772 unsigned int tx_bytes
;
776 memset(buf
, 0, sizeof(buf
));
777 tx_bytes
= min_t(size_t, remaining
, BYTES_PER_FIFO_WORD
);
779 for (c
= 0; c
< tx_bytes
; c
++) {
780 buf
[c
] = xmit
->buf
[tail
++];
781 tail
&= UART_XMIT_SIZE
- 1;
784 iowrite32_rep(uport
->membase
+ SE_GENI_TX_FIFOn
, buf
, 1);
787 uport
->icount
.tx
+= tx_bytes
;
788 remaining
-= tx_bytes
;
789 port
->tx_remaining
-= tx_bytes
;
795 * The tx fifo watermark is level triggered and latched. Though we had
796 * cleared it in qcom_geni_serial_isr it will have already reasserted
797 * so we must clear it again here after our writes.
799 writel(M_TX_FIFO_WATERMARK_EN
,
800 uport
->membase
+ SE_GENI_M_IRQ_CLEAR
);
803 if (!port
->tx_remaining
) {
804 irq_en
= readl(uport
->membase
+ SE_GENI_M_IRQ_EN
);
805 if (irq_en
& M_TX_FIFO_WATERMARK_EN
)
806 writel(irq_en
& ~M_TX_FIFO_WATERMARK_EN
,
807 uport
->membase
+ SE_GENI_M_IRQ_EN
);
810 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
811 uart_write_wakeup(uport
);
814 static irqreturn_t
qcom_geni_serial_isr(int isr
, void *dev
)
820 struct uart_port
*uport
= dev
;
822 bool drop_rx
= false;
823 struct tty_port
*tport
= &uport
->state
->port
;
824 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
826 if (uport
->suspended
)
829 spin_lock_irqsave(&uport
->lock
, flags
);
830 m_irq_status
= readl(uport
->membase
+ SE_GENI_M_IRQ_STATUS
);
831 s_irq_status
= readl(uport
->membase
+ SE_GENI_S_IRQ_STATUS
);
832 geni_status
= readl(uport
->membase
+ SE_GENI_STATUS
);
833 m_irq_en
= readl(uport
->membase
+ SE_GENI_M_IRQ_EN
);
834 writel(m_irq_status
, uport
->membase
+ SE_GENI_M_IRQ_CLEAR
);
835 writel(s_irq_status
, uport
->membase
+ SE_GENI_S_IRQ_CLEAR
);
837 if (WARN_ON(m_irq_status
& M_ILLEGAL_CMD_EN
))
840 if (s_irq_status
& S_RX_FIFO_WR_ERR_EN
) {
841 uport
->icount
.overrun
++;
842 tty_insert_flip_char(tport
, 0, TTY_OVERRUN
);
845 if (m_irq_status
& m_irq_en
& (M_TX_FIFO_WATERMARK_EN
| M_CMD_DONE_EN
))
846 qcom_geni_serial_handle_tx(uport
, m_irq_status
& M_CMD_DONE_EN
,
847 geni_status
& M_GENI_CMD_ACTIVE
);
849 if (s_irq_status
& S_GP_IRQ_0_EN
|| s_irq_status
& S_GP_IRQ_1_EN
) {
850 if (s_irq_status
& S_GP_IRQ_0_EN
)
851 uport
->icount
.parity
++;
853 } else if (s_irq_status
& S_GP_IRQ_2_EN
||
854 s_irq_status
& S_GP_IRQ_3_EN
) {
859 if (s_irq_status
& S_RX_FIFO_WATERMARK_EN
||
860 s_irq_status
& S_RX_FIFO_LAST_EN
)
861 qcom_geni_serial_handle_rx(uport
, drop_rx
);
864 uart_unlock_and_check_sysrq(uport
, flags
);
869 static void get_tx_fifo_size(struct qcom_geni_serial_port
*port
)
871 struct uart_port
*uport
;
873 uport
= &port
->uport
;
874 port
->tx_fifo_depth
= geni_se_get_tx_fifo_depth(&port
->se
);
875 port
->tx_fifo_width
= geni_se_get_tx_fifo_width(&port
->se
);
876 port
->rx_fifo_depth
= geni_se_get_rx_fifo_depth(&port
->se
);
878 (port
->tx_fifo_depth
* port
->tx_fifo_width
) / BITS_PER_BYTE
;
882 static void qcom_geni_serial_shutdown(struct uart_port
*uport
)
884 disable_irq(uport
->irq
);
887 static int qcom_geni_serial_port_setup(struct uart_port
*uport
)
889 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
890 u32 rxstale
= DEFAULT_BITS_PER_CHAR
* STALE_TIMEOUT
;
894 proto
= geni_se_read_proto(&port
->se
);
895 if (proto
!= GENI_SE_UART
) {
896 dev_err(uport
->dev
, "Invalid FW loaded, proto: %d\n", proto
);
900 qcom_geni_serial_stop_rx(uport
);
902 get_tx_fifo_size(port
);
904 writel(rxstale
, uport
->membase
+ SE_UART_RX_STALE_CNT
);
906 pin_swap
= readl(uport
->membase
+ SE_UART_IO_MACRO_CTRL
);
907 if (port
->rx_tx_swap
) {
908 pin_swap
&= ~DEFAULT_IO_MACRO_IO2_IO3_MASK
;
909 pin_swap
|= IO_MACRO_IO2_IO3_SWAP
;
911 if (port
->cts_rts_swap
) {
912 pin_swap
&= ~DEFAULT_IO_MACRO_IO0_IO1_MASK
;
913 pin_swap
|= IO_MACRO_IO0_SEL
;
915 /* Configure this register if RX-TX, CTS-RTS pins are swapped */
916 if (port
->rx_tx_swap
|| port
->cts_rts_swap
)
917 writel(pin_swap
, uport
->membase
+ SE_UART_IO_MACRO_CTRL
);
920 * Make an unconditional cancel on the main sequencer to reset
921 * it else we could end up in data loss scenarios.
923 if (uart_console(uport
))
924 qcom_geni_serial_poll_tx_done(uport
);
925 geni_se_config_packing(&port
->se
, BITS_PER_BYTE
, BYTES_PER_FIFO_WORD
,
927 geni_se_init(&port
->se
, UART_RX_WM
, port
->rx_fifo_depth
- 2);
928 geni_se_select_mode(&port
->se
, GENI_SE_FIFO
);
934 static int qcom_geni_serial_startup(struct uart_port
*uport
)
937 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
940 ret
= qcom_geni_serial_port_setup(uport
);
944 enable_irq(uport
->irq
);
949 static unsigned long get_clk_cfg(unsigned long clk_freq
)
953 for (i
= 0; i
< ARRAY_SIZE(root_freq
); i
++) {
954 if (!(root_freq
[i
] % clk_freq
))
960 static unsigned long get_clk_div_rate(unsigned int baud
,
961 unsigned int sampling_rate
, unsigned int *clk_div
)
963 unsigned long ser_clk
;
964 unsigned long desired_clk
;
966 desired_clk
= baud
* sampling_rate
;
967 ser_clk
= get_clk_cfg(desired_clk
);
969 pr_err("%s: Can't find matching DFS entry for baud %d\n",
974 *clk_div
= ser_clk
/ desired_clk
;
978 static void qcom_geni_serial_set_termios(struct uart_port
*uport
,
979 struct ktermios
*termios
, struct ktermios
*old
)
988 unsigned int clk_div
;
990 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
991 unsigned long clk_rate
;
992 u32 ver
, sampling_rate
;
993 unsigned int avg_bw_core
;
995 qcom_geni_serial_stop_rx(uport
);
997 baud
= uart_get_baud_rate(uport
, termios
, old
, 300, 4000000);
1000 sampling_rate
= UART_OVERSAMPLING
;
1001 /* Sampling rate is halved for IP versions >= 2.5 */
1002 ver
= geni_se_get_qup_hw_version(&port
->se
);
1003 if (ver
>= QUP_SE_VERSION_2_5
)
1006 clk_rate
= get_clk_div_rate(baud
, sampling_rate
, &clk_div
);
1008 goto out_restart_rx
;
1010 uport
->uartclk
= clk_rate
;
1011 dev_pm_opp_set_rate(uport
->dev
, clk_rate
);
1012 ser_clk_cfg
= SER_CLK_EN
;
1013 ser_clk_cfg
|= clk_div
<< CLK_DIV_SHFT
;
1016 * Bump up BW vote on CPU and CORE path as driver supports FIFO mode
1019 avg_bw_core
= (baud
> 115200) ? Bps_to_icc(CORE_2X_50_MHZ
)
1021 port
->se
.icc_paths
[GENI_TO_CORE
].avg_bw
= avg_bw_core
;
1022 port
->se
.icc_paths
[CPU_TO_GENI
].avg_bw
= Bps_to_icc(baud
);
1023 geni_icc_set_bw(&port
->se
);
1026 tx_trans_cfg
= readl(uport
->membase
+ SE_UART_TX_TRANS_CFG
);
1027 tx_parity_cfg
= readl(uport
->membase
+ SE_UART_TX_PARITY_CFG
);
1028 rx_trans_cfg
= readl(uport
->membase
+ SE_UART_RX_TRANS_CFG
);
1029 rx_parity_cfg
= readl(uport
->membase
+ SE_UART_RX_PARITY_CFG
);
1030 if (termios
->c_cflag
& PARENB
) {
1031 tx_trans_cfg
|= UART_TX_PAR_EN
;
1032 rx_trans_cfg
|= UART_RX_PAR_EN
;
1033 tx_parity_cfg
|= PAR_CALC_EN
;
1034 rx_parity_cfg
|= PAR_CALC_EN
;
1035 if (termios
->c_cflag
& PARODD
) {
1036 tx_parity_cfg
|= PAR_ODD
;
1037 rx_parity_cfg
|= PAR_ODD
;
1038 } else if (termios
->c_cflag
& CMSPAR
) {
1039 tx_parity_cfg
|= PAR_SPACE
;
1040 rx_parity_cfg
|= PAR_SPACE
;
1042 tx_parity_cfg
|= PAR_EVEN
;
1043 rx_parity_cfg
|= PAR_EVEN
;
1046 tx_trans_cfg
&= ~UART_TX_PAR_EN
;
1047 rx_trans_cfg
&= ~UART_RX_PAR_EN
;
1048 tx_parity_cfg
&= ~PAR_CALC_EN
;
1049 rx_parity_cfg
&= ~PAR_CALC_EN
;
1053 switch (termios
->c_cflag
& CSIZE
) {
1070 if (termios
->c_cflag
& CSTOPB
)
1071 stop_bit_len
= TX_STOP_BIT_LEN_2
;
1073 stop_bit_len
= TX_STOP_BIT_LEN_1
;
1075 /* flow control, clear the CTS_MASK bit if using flow control. */
1076 if (termios
->c_cflag
& CRTSCTS
)
1077 tx_trans_cfg
&= ~UART_CTS_MASK
;
1079 tx_trans_cfg
|= UART_CTS_MASK
;
1082 uart_update_timeout(uport
, termios
->c_cflag
, baud
);
1084 if (!uart_console(uport
))
1085 writel(port
->loopback
,
1086 uport
->membase
+ SE_UART_LOOPBACK_CFG
);
1087 writel(tx_trans_cfg
, uport
->membase
+ SE_UART_TX_TRANS_CFG
);
1088 writel(tx_parity_cfg
, uport
->membase
+ SE_UART_TX_PARITY_CFG
);
1089 writel(rx_trans_cfg
, uport
->membase
+ SE_UART_RX_TRANS_CFG
);
1090 writel(rx_parity_cfg
, uport
->membase
+ SE_UART_RX_PARITY_CFG
);
1091 writel(bits_per_char
, uport
->membase
+ SE_UART_TX_WORD_LEN
);
1092 writel(bits_per_char
, uport
->membase
+ SE_UART_RX_WORD_LEN
);
1093 writel(stop_bit_len
, uport
->membase
+ SE_UART_TX_STOP_BIT_LEN
);
1094 writel(ser_clk_cfg
, uport
->membase
+ GENI_SER_M_CLK_CFG
);
1095 writel(ser_clk_cfg
, uport
->membase
+ GENI_SER_S_CLK_CFG
);
1097 qcom_geni_serial_start_rx(uport
);
1100 static unsigned int qcom_geni_serial_tx_empty(struct uart_port
*uport
)
1102 return !readl(uport
->membase
+ SE_GENI_TX_FIFO_STATUS
);
1105 #ifdef CONFIG_SERIAL_QCOM_GENI_CONSOLE
1106 static int qcom_geni_console_setup(struct console
*co
, char *options
)
1108 struct uart_port
*uport
;
1109 struct qcom_geni_serial_port
*port
;
1116 if (co
->index
>= GENI_UART_CONS_PORTS
|| co
->index
< 0)
1119 port
= get_port_from_line(co
->index
, true);
1121 pr_err("Invalid line %d\n", co
->index
);
1122 return PTR_ERR(port
);
1125 uport
= &port
->uport
;
1127 if (unlikely(!uport
->membase
))
1131 ret
= qcom_geni_serial_port_setup(uport
);
1137 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
1139 return uart_set_options(uport
, co
, baud
, parity
, bits
, flow
);
1142 static void qcom_geni_serial_earlycon_write(struct console
*con
,
1143 const char *s
, unsigned int n
)
1145 struct earlycon_device
*dev
= con
->data
;
1147 __qcom_geni_serial_console_write(&dev
->port
, s
, n
);
1150 #ifdef CONFIG_CONSOLE_POLL
1151 static int qcom_geni_serial_earlycon_read(struct console
*con
,
1152 char *s
, unsigned int n
)
1154 struct earlycon_device
*dev
= con
->data
;
1155 struct uart_port
*uport
= &dev
->port
;
1159 while (num_read
< n
) {
1160 ch
= qcom_geni_serial_get_char(uport
);
1161 if (ch
== NO_POLL_CHAR
)
1169 static void __init
qcom_geni_serial_enable_early_read(struct geni_se
*se
,
1170 struct console
*con
)
1172 geni_se_setup_s_cmd(se
, UART_START_READ
, 0);
1173 con
->read
= qcom_geni_serial_earlycon_read
;
1176 static inline void qcom_geni_serial_enable_early_read(struct geni_se
*se
,
1177 struct console
*con
) { }
1180 static int qcom_geni_serial_earlycon_exit(struct console
*con
)
1182 geni_remove_earlycon_icc_vote();
1186 static struct qcom_geni_private_data earlycon_private_data
;
1188 static int __init
qcom_geni_serial_earlycon_setup(struct earlycon_device
*dev
,
1191 struct uart_port
*uport
= &dev
->port
;
1193 u32 tx_parity_cfg
= 0; /* Disable Tx Parity */
1194 u32 rx_trans_cfg
= 0;
1195 u32 rx_parity_cfg
= 0; /* Disable Rx Parity */
1196 u32 stop_bit_len
= 0; /* Default stop bit length - 1 bit */
1200 if (!uport
->membase
)
1203 uport
->private_data
= &earlycon_private_data
;
1205 memset(&se
, 0, sizeof(se
));
1206 se
.base
= uport
->membase
;
1207 if (geni_se_read_proto(&se
) != GENI_SE_UART
)
1210 * Ignore Flow control.
1213 tx_trans_cfg
= UART_CTS_MASK
;
1214 bits_per_char
= BITS_PER_BYTE
;
1217 * Make an unconditional cancel on the main sequencer to reset
1218 * it else we could end up in data loss scenarios.
1220 qcom_geni_serial_poll_tx_done(uport
);
1221 qcom_geni_serial_abort_rx(uport
);
1222 geni_se_config_packing(&se
, BITS_PER_BYTE
, BYTES_PER_FIFO_WORD
,
1224 geni_se_init(&se
, DEF_FIFO_DEPTH_WORDS
/ 2, DEF_FIFO_DEPTH_WORDS
- 2);
1225 geni_se_select_mode(&se
, GENI_SE_FIFO
);
1227 writel(tx_trans_cfg
, uport
->membase
+ SE_UART_TX_TRANS_CFG
);
1228 writel(tx_parity_cfg
, uport
->membase
+ SE_UART_TX_PARITY_CFG
);
1229 writel(rx_trans_cfg
, uport
->membase
+ SE_UART_RX_TRANS_CFG
);
1230 writel(rx_parity_cfg
, uport
->membase
+ SE_UART_RX_PARITY_CFG
);
1231 writel(bits_per_char
, uport
->membase
+ SE_UART_TX_WORD_LEN
);
1232 writel(bits_per_char
, uport
->membase
+ SE_UART_RX_WORD_LEN
);
1233 writel(stop_bit_len
, uport
->membase
+ SE_UART_TX_STOP_BIT_LEN
);
1235 dev
->con
->write
= qcom_geni_serial_earlycon_write
;
1236 dev
->con
->exit
= qcom_geni_serial_earlycon_exit
;
1237 dev
->con
->setup
= NULL
;
1238 qcom_geni_serial_enable_early_read(&se
, dev
->con
);
1242 OF_EARLYCON_DECLARE(qcom_geni
, "qcom,geni-debug-uart",
1243 qcom_geni_serial_earlycon_setup
);
1245 static int __init
console_register(struct uart_driver
*drv
)
1247 return uart_register_driver(drv
);
1250 static void console_unregister(struct uart_driver
*drv
)
1252 uart_unregister_driver(drv
);
1255 static struct console cons_ops
= {
1257 .write
= qcom_geni_serial_console_write
,
1258 .device
= uart_console_device
,
1259 .setup
= qcom_geni_console_setup
,
1260 .flags
= CON_PRINTBUFFER
,
1262 .data
= &qcom_geni_console_driver
,
1265 static struct uart_driver qcom_geni_console_driver
= {
1266 .owner
= THIS_MODULE
,
1267 .driver_name
= "qcom_geni_console",
1268 .dev_name
= "ttyMSM",
1269 .nr
= GENI_UART_CONS_PORTS
,
1273 static int console_register(struct uart_driver
*drv
)
1278 static void console_unregister(struct uart_driver
*drv
)
1281 #endif /* CONFIG_SERIAL_QCOM_GENI_CONSOLE */
1283 static struct uart_driver qcom_geni_uart_driver
= {
1284 .owner
= THIS_MODULE
,
1285 .driver_name
= "qcom_geni_uart",
1286 .dev_name
= "ttyHS",
1287 .nr
= GENI_UART_PORTS
,
1290 static void qcom_geni_serial_pm(struct uart_port
*uport
,
1291 unsigned int new_state
, unsigned int old_state
)
1293 struct qcom_geni_serial_port
*port
= to_dev_port(uport
, uport
);
1295 /* If we've never been called, treat it as off */
1296 if (old_state
== UART_PM_STATE_UNDEFINED
)
1297 old_state
= UART_PM_STATE_OFF
;
1299 if (new_state
== UART_PM_STATE_ON
&& old_state
== UART_PM_STATE_OFF
) {
1300 geni_icc_enable(&port
->se
);
1301 geni_se_resources_on(&port
->se
);
1302 } else if (new_state
== UART_PM_STATE_OFF
&&
1303 old_state
== UART_PM_STATE_ON
) {
1304 geni_se_resources_off(&port
->se
);
1305 geni_icc_disable(&port
->se
);
1309 static const struct uart_ops qcom_geni_console_pops
= {
1310 .tx_empty
= qcom_geni_serial_tx_empty
,
1311 .stop_tx
= qcom_geni_serial_stop_tx
,
1312 .start_tx
= qcom_geni_serial_start_tx
,
1313 .stop_rx
= qcom_geni_serial_stop_rx
,
1314 .set_termios
= qcom_geni_serial_set_termios
,
1315 .startup
= qcom_geni_serial_startup
,
1316 .request_port
= qcom_geni_serial_request_port
,
1317 .config_port
= qcom_geni_serial_config_port
,
1318 .shutdown
= qcom_geni_serial_shutdown
,
1319 .type
= qcom_geni_serial_get_type
,
1320 .set_mctrl
= qcom_geni_serial_set_mctrl
,
1321 .get_mctrl
= qcom_geni_serial_get_mctrl
,
1322 #ifdef CONFIG_CONSOLE_POLL
1323 .poll_get_char
= qcom_geni_serial_get_char
,
1324 .poll_put_char
= qcom_geni_serial_poll_put_char
,
1326 .pm
= qcom_geni_serial_pm
,
1329 static const struct uart_ops qcom_geni_uart_pops
= {
1330 .tx_empty
= qcom_geni_serial_tx_empty
,
1331 .stop_tx
= qcom_geni_serial_stop_tx
,
1332 .start_tx
= qcom_geni_serial_start_tx
,
1333 .stop_rx
= qcom_geni_serial_stop_rx
,
1334 .set_termios
= qcom_geni_serial_set_termios
,
1335 .startup
= qcom_geni_serial_startup
,
1336 .request_port
= qcom_geni_serial_request_port
,
1337 .config_port
= qcom_geni_serial_config_port
,
1338 .shutdown
= qcom_geni_serial_shutdown
,
1339 .type
= qcom_geni_serial_get_type
,
1340 .set_mctrl
= qcom_geni_serial_set_mctrl
,
1341 .get_mctrl
= qcom_geni_serial_get_mctrl
,
1342 .pm
= qcom_geni_serial_pm
,
1345 static int qcom_geni_serial_probe(struct platform_device
*pdev
)
1349 struct qcom_geni_serial_port
*port
;
1350 struct uart_port
*uport
;
1351 struct resource
*res
;
1353 bool console
= false;
1354 struct uart_driver
*drv
;
1356 if (of_device_is_compatible(pdev
->dev
.of_node
, "qcom,geni-debug-uart"))
1360 drv
= &qcom_geni_console_driver
;
1361 line
= of_alias_get_id(pdev
->dev
.of_node
, "serial");
1363 drv
= &qcom_geni_uart_driver
;
1364 line
= of_alias_get_id(pdev
->dev
.of_node
, "hsuart");
1367 port
= get_port_from_line(line
, console
);
1369 dev_err(&pdev
->dev
, "Invalid line %d\n", line
);
1370 return PTR_ERR(port
);
1373 uport
= &port
->uport
;
1374 /* Don't allow 2 drivers to access the same port */
1375 if (uport
->private_data
)
1378 uport
->dev
= &pdev
->dev
;
1379 port
->se
.dev
= &pdev
->dev
;
1380 port
->se
.wrapper
= dev_get_drvdata(pdev
->dev
.parent
);
1381 port
->se
.clk
= devm_clk_get(&pdev
->dev
, "se");
1382 if (IS_ERR(port
->se
.clk
)) {
1383 ret
= PTR_ERR(port
->se
.clk
);
1384 dev_err(&pdev
->dev
, "Err getting SE Core clk %d\n", ret
);
1388 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1391 uport
->mapbase
= res
->start
;
1393 port
->tx_fifo_depth
= DEF_FIFO_DEPTH_WORDS
;
1394 port
->rx_fifo_depth
= DEF_FIFO_DEPTH_WORDS
;
1395 port
->tx_fifo_width
= DEF_FIFO_WIDTH_BITS
;
1398 port
->rx_fifo
= devm_kcalloc(uport
->dev
,
1399 port
->rx_fifo_depth
, sizeof(u32
), GFP_KERNEL
);
1404 ret
= geni_icc_get(&port
->se
, NULL
);
1407 port
->se
.icc_paths
[GENI_TO_CORE
].avg_bw
= GENI_DEFAULT_BW
;
1408 port
->se
.icc_paths
[CPU_TO_GENI
].avg_bw
= GENI_DEFAULT_BW
;
1410 /* Set BW for register access */
1411 ret
= geni_icc_set_bw(&port
->se
);
1415 port
->name
= devm_kasprintf(uport
->dev
, GFP_KERNEL
,
1416 "qcom_geni_serial_%s%d",
1417 uart_console(uport
) ? "console" : "uart", uport
->line
);
1421 irq
= platform_get_irq(pdev
, 0);
1425 uport
->has_sysrq
= IS_ENABLED(CONFIG_SERIAL_QCOM_GENI_CONSOLE
);
1428 port
->wakeup_irq
= platform_get_irq_optional(pdev
, 1);
1430 if (of_property_read_bool(pdev
->dev
.of_node
, "rx-tx-swap"))
1431 port
->rx_tx_swap
= true;
1433 if (of_property_read_bool(pdev
->dev
.of_node
, "cts-rts-swap"))
1434 port
->cts_rts_swap
= true;
1436 port
->se
.opp_table
= dev_pm_opp_set_clkname(&pdev
->dev
, "se");
1437 if (IS_ERR(port
->se
.opp_table
))
1438 return PTR_ERR(port
->se
.opp_table
);
1439 /* OPP table is optional */
1440 ret
= dev_pm_opp_of_add_table(&pdev
->dev
);
1441 if (ret
&& ret
!= -ENODEV
) {
1442 dev_err(&pdev
->dev
, "invalid OPP table in device tree\n");
1446 port
->private_data
.drv
= drv
;
1447 uport
->private_data
= &port
->private_data
;
1448 platform_set_drvdata(pdev
, port
);
1449 port
->handle_rx
= console
? handle_rx_console
: handle_rx_uart
;
1451 ret
= uart_add_one_port(drv
, uport
);
1455 irq_set_status_flags(uport
->irq
, IRQ_NOAUTOEN
);
1456 ret
= devm_request_irq(uport
->dev
, uport
->irq
, qcom_geni_serial_isr
,
1457 IRQF_TRIGGER_HIGH
, port
->name
, uport
);
1459 dev_err(uport
->dev
, "Failed to get IRQ ret %d\n", ret
);
1460 uart_remove_one_port(drv
, uport
);
1465 * Set pm_runtime status as ACTIVE so that wakeup_irq gets
1466 * enabled/disabled from dev_pm_arm_wake_irq during system
1467 * suspend/resume respectively.
1469 pm_runtime_set_active(&pdev
->dev
);
1471 if (port
->wakeup_irq
> 0) {
1472 device_init_wakeup(&pdev
->dev
, true);
1473 ret
= dev_pm_set_dedicated_wake_irq(&pdev
->dev
,
1476 device_init_wakeup(&pdev
->dev
, false);
1477 uart_remove_one_port(drv
, uport
);
1484 dev_pm_opp_of_remove_table(&pdev
->dev
);
1486 dev_pm_opp_put_clkname(port
->se
.opp_table
);
1490 static int qcom_geni_serial_remove(struct platform_device
*pdev
)
1492 struct qcom_geni_serial_port
*port
= platform_get_drvdata(pdev
);
1493 struct uart_driver
*drv
= port
->private_data
.drv
;
1495 dev_pm_opp_of_remove_table(&pdev
->dev
);
1496 dev_pm_opp_put_clkname(port
->se
.opp_table
);
1497 dev_pm_clear_wake_irq(&pdev
->dev
);
1498 device_init_wakeup(&pdev
->dev
, false);
1499 uart_remove_one_port(drv
, &port
->uport
);
1504 static int __maybe_unused
qcom_geni_serial_sys_suspend(struct device
*dev
)
1506 struct qcom_geni_serial_port
*port
= dev_get_drvdata(dev
);
1507 struct uart_port
*uport
= &port
->uport
;
1508 struct qcom_geni_private_data
*private_data
= uport
->private_data
;
1511 * This is done so we can hit the lowest possible state in suspend
1512 * even with no_console_suspend
1514 if (uart_console(uport
)) {
1515 geni_icc_set_tag(&port
->se
, 0x3);
1516 geni_icc_set_bw(&port
->se
);
1518 return uart_suspend_port(private_data
->drv
, uport
);
1521 static int __maybe_unused
qcom_geni_serial_sys_resume(struct device
*dev
)
1524 struct qcom_geni_serial_port
*port
= dev_get_drvdata(dev
);
1525 struct uart_port
*uport
= &port
->uport
;
1526 struct qcom_geni_private_data
*private_data
= uport
->private_data
;
1528 ret
= uart_resume_port(private_data
->drv
, uport
);
1529 if (uart_console(uport
)) {
1530 geni_icc_set_tag(&port
->se
, 0x7);
1531 geni_icc_set_bw(&port
->se
);
1536 static const struct dev_pm_ops qcom_geni_serial_pm_ops
= {
1537 SET_SYSTEM_SLEEP_PM_OPS(qcom_geni_serial_sys_suspend
,
1538 qcom_geni_serial_sys_resume
)
1541 static const struct of_device_id qcom_geni_serial_match_table
[] = {
1542 { .compatible
= "qcom,geni-debug-uart", },
1543 { .compatible
= "qcom,geni-uart", },
1546 MODULE_DEVICE_TABLE(of
, qcom_geni_serial_match_table
);
1548 static struct platform_driver qcom_geni_serial_platform_driver
= {
1549 .remove
= qcom_geni_serial_remove
,
1550 .probe
= qcom_geni_serial_probe
,
1552 .name
= "qcom_geni_serial",
1553 .of_match_table
= qcom_geni_serial_match_table
,
1554 .pm
= &qcom_geni_serial_pm_ops
,
1558 static int __init
qcom_geni_serial_init(void)
1562 ret
= console_register(&qcom_geni_console_driver
);
1566 ret
= uart_register_driver(&qcom_geni_uart_driver
);
1568 console_unregister(&qcom_geni_console_driver
);
1572 ret
= platform_driver_register(&qcom_geni_serial_platform_driver
);
1574 console_unregister(&qcom_geni_console_driver
);
1575 uart_unregister_driver(&qcom_geni_uart_driver
);
1579 module_init(qcom_geni_serial_init
);
1581 static void __exit
qcom_geni_serial_exit(void)
1583 platform_driver_unregister(&qcom_geni_serial_platform_driver
);
1584 console_unregister(&qcom_geni_console_driver
);
1585 uart_unregister_driver(&qcom_geni_uart_driver
);
1587 module_exit(qcom_geni_serial_exit
);
1589 MODULE_DESCRIPTION("Serial driver for GENI based QUP cores");
1590 MODULE_LICENSE("GPL v2");