Merge tag 'block-5.11-2021-01-10' of git://git.kernel.dk/linux-block
[linux/fpc-iii.git] / drivers / tty / serial / sh-sci.h
blobc0dfe43828986aeb41c67b0f6d6e457d4a6fd526
1 /* SPDX-License-Identifier: GPL-2.0 */
2 #include <linux/bitops.h>
3 #include <linux/serial_core.h>
4 #include <linux/io.h>
6 #define SCI_MAJOR 204
7 #define SCI_MINOR_START 8
11 * SCI register subset common for all port types.
12 * Not all registers will exist on all parts.
14 enum {
15 SCSMR, /* Serial Mode Register */
16 SCBRR, /* Bit Rate Register */
17 SCSCR, /* Serial Control Register */
18 SCxSR, /* Serial Status Register */
19 SCFCR, /* FIFO Control Register */
20 SCFDR, /* FIFO Data Count Register */
21 SCxTDR, /* Transmit (FIFO) Data Register */
22 SCxRDR, /* Receive (FIFO) Data Register */
23 SCLSR, /* Line Status Register */
24 SCTFDR, /* Transmit FIFO Data Count Register */
25 SCRFDR, /* Receive FIFO Data Count Register */
26 SCSPTR, /* Serial Port Register */
27 HSSRR, /* Sampling Rate Register */
28 SCPCR, /* Serial Port Control Register */
29 SCPDR, /* Serial Port Data Register */
30 SCDL, /* BRG Frequency Division Register */
31 SCCKS, /* BRG Clock Select Register */
32 HSRTRGR, /* Rx FIFO Data Count Trigger Register */
33 HSTTRGR, /* Tx FIFO Data Count Trigger Register */
35 SCIx_NR_REGS,
39 /* SCSMR (Serial Mode Register) */
40 #define SCSMR_C_A BIT(7) /* Communication Mode */
41 #define SCSMR_CSYNC BIT(7) /* - Clocked synchronous mode */
42 #define SCSMR_ASYNC 0 /* - Asynchronous mode */
43 #define SCSMR_CHR BIT(6) /* 7-bit Character Length */
44 #define SCSMR_PE BIT(5) /* Parity Enable */
45 #define SCSMR_ODD BIT(4) /* Odd Parity */
46 #define SCSMR_STOP BIT(3) /* Stop Bit Length */
47 #define SCSMR_CKS 0x0003 /* Clock Select */
49 /* Serial Mode Register, SCIFA/SCIFB only bits */
50 #define SCSMR_CKEDG BIT(12) /* Transmit/Receive Clock Edge Select */
51 #define SCSMR_SRC_MASK 0x0700 /* Sampling Control */
52 #define SCSMR_SRC_16 0x0000 /* Sampling rate 1/16 */
53 #define SCSMR_SRC_5 0x0100 /* Sampling rate 1/5 */
54 #define SCSMR_SRC_7 0x0200 /* Sampling rate 1/7 */
55 #define SCSMR_SRC_11 0x0300 /* Sampling rate 1/11 */
56 #define SCSMR_SRC_13 0x0400 /* Sampling rate 1/13 */
57 #define SCSMR_SRC_17 0x0500 /* Sampling rate 1/17 */
58 #define SCSMR_SRC_19 0x0600 /* Sampling rate 1/19 */
59 #define SCSMR_SRC_27 0x0700 /* Sampling rate 1/27 */
61 /* Serial Control Register, SCIFA/SCIFB only bits */
62 #define SCSCR_TDRQE BIT(15) /* Tx Data Transfer Request Enable */
63 #define SCSCR_RDRQE BIT(14) /* Rx Data Transfer Request Enable */
65 /* Serial Control Register, HSCIF-only bits */
66 #define HSSCR_TOT_SHIFT 14
68 /* SCxSR (Serial Status Register) on SCI */
69 #define SCI_TDRE BIT(7) /* Transmit Data Register Empty */
70 #define SCI_RDRF BIT(6) /* Receive Data Register Full */
71 #define SCI_ORER BIT(5) /* Overrun Error */
72 #define SCI_FER BIT(4) /* Framing Error */
73 #define SCI_PER BIT(3) /* Parity Error */
74 #define SCI_TEND BIT(2) /* Transmit End */
75 #define SCI_RESERVED 0x03 /* All reserved bits */
77 #define SCI_DEFAULT_ERROR_MASK (SCI_PER | SCI_FER)
79 #define SCI_RDxF_CLEAR (u32)(~(SCI_RESERVED | SCI_RDRF))
80 #define SCI_ERROR_CLEAR (u32)(~(SCI_RESERVED | SCI_PER | SCI_FER | SCI_ORER))
81 #define SCI_TDxE_CLEAR (u32)(~(SCI_RESERVED | SCI_TEND | SCI_TDRE))
82 #define SCI_BREAK_CLEAR (u32)(~(SCI_RESERVED | SCI_PER | SCI_FER | SCI_ORER))
84 /* SCxSR (Serial Status Register) on SCIF, SCIFA, SCIFB, HSCIF */
85 #define SCIF_ER BIT(7) /* Receive Error */
86 #define SCIF_TEND BIT(6) /* Transmission End */
87 #define SCIF_TDFE BIT(5) /* Transmit FIFO Data Empty */
88 #define SCIF_BRK BIT(4) /* Break Detect */
89 #define SCIF_FER BIT(3) /* Framing Error */
90 #define SCIF_PER BIT(2) /* Parity Error */
91 #define SCIF_RDF BIT(1) /* Receive FIFO Data Full */
92 #define SCIF_DR BIT(0) /* Receive Data Ready */
93 /* SCIF only (optional) */
94 #define SCIF_PERC 0xf000 /* Number of Parity Errors */
95 #define SCIF_FERC 0x0f00 /* Number of Framing Errors */
96 /*SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 only */
97 #define SCIFA_ORER BIT(9) /* Overrun Error */
99 #define SCIF_DEFAULT_ERROR_MASK (SCIF_PER | SCIF_FER | SCIF_BRK | SCIF_ER)
101 #define SCIF_RDxF_CLEAR (u32)(~(SCIF_DR | SCIF_RDF))
102 #define SCIF_ERROR_CLEAR (u32)(~(SCIF_PER | SCIF_FER | SCIF_ER))
103 #define SCIF_TDxE_CLEAR (u32)(~(SCIF_TDFE))
104 #define SCIF_BREAK_CLEAR (u32)(~(SCIF_PER | SCIF_FER | SCIF_BRK))
106 /* SCFCR (FIFO Control Register) */
107 #define SCFCR_RTRG1 BIT(7) /* Receive FIFO Data Count Trigger */
108 #define SCFCR_RTRG0 BIT(6)
109 #define SCFCR_TTRG1 BIT(5) /* Transmit FIFO Data Count Trigger */
110 #define SCFCR_TTRG0 BIT(4)
111 #define SCFCR_MCE BIT(3) /* Modem Control Enable */
112 #define SCFCR_TFRST BIT(2) /* Transmit FIFO Data Register Reset */
113 #define SCFCR_RFRST BIT(1) /* Receive FIFO Data Register Reset */
114 #define SCFCR_LOOP BIT(0) /* Loopback Test */
116 /* SCLSR (Line Status Register) on (H)SCIF */
117 #define SCLSR_TO BIT(2) /* Timeout */
118 #define SCLSR_ORER BIT(0) /* Overrun Error */
120 /* SCSPTR (Serial Port Register), optional */
121 #define SCSPTR_RTSIO BIT(7) /* Serial Port RTS# Pin Input/Output */
122 #define SCSPTR_RTSDT BIT(6) /* Serial Port RTS# Pin Data */
123 #define SCSPTR_CTSIO BIT(5) /* Serial Port CTS# Pin Input/Output */
124 #define SCSPTR_CTSDT BIT(4) /* Serial Port CTS# Pin Data */
125 #define SCSPTR_SCKIO BIT(3) /* Serial Port Clock Pin Input/Output */
126 #define SCSPTR_SCKDT BIT(2) /* Serial Port Clock Pin Data */
127 #define SCSPTR_SPB2IO BIT(1) /* Serial Port Break Input/Output */
128 #define SCSPTR_SPB2DT BIT(0) /* Serial Port Break Data */
130 /* HSSRR HSCIF */
131 #define HSCIF_SRE BIT(15) /* Sampling Rate Register Enable */
132 #define HSCIF_SRDE BIT(14) /* Sampling Point Register Enable */
134 #define HSCIF_SRHP_SHIFT 8
135 #define HSCIF_SRHP_MASK 0x0f00
137 /* SCPCR (Serial Port Control Register), SCIFA/SCIFB only */
138 #define SCPCR_RTSC BIT(4) /* Serial Port RTS# Pin / Output Pin */
139 #define SCPCR_CTSC BIT(3) /* Serial Port CTS# Pin / Input Pin */
140 #define SCPCR_SCKC BIT(2) /* Serial Port SCK Pin / Output Pin */
141 #define SCPCR_RXDC BIT(1) /* Serial Port RXD Pin / Input Pin */
142 #define SCPCR_TXDC BIT(0) /* Serial Port TXD Pin / Output Pin */
144 /* SCPDR (Serial Port Data Register), SCIFA/SCIFB only */
145 #define SCPDR_RTSD BIT(4) /* Serial Port RTS# Output Pin Data */
146 #define SCPDR_CTSD BIT(3) /* Serial Port CTS# Input Pin Data */
147 #define SCPDR_SCKD BIT(2) /* Serial Port SCK Output Pin Data */
148 #define SCPDR_RXDD BIT(1) /* Serial Port RXD Input Pin Data */
149 #define SCPDR_TXDD BIT(0) /* Serial Port TXD Output Pin Data */
152 * BRG Clock Select Register (Some SCIF and HSCIF)
153 * The Baud Rate Generator for external clock can provide a clock source for
154 * the sampling clock. It outputs either its frequency divided clock, or the
155 * (undivided) (H)SCK external clock.
157 #define SCCKS_CKS BIT(15) /* Select (H)SCK (1) or divided SC_CLK (0) */
158 #define SCCKS_XIN BIT(14) /* SC_CLK uses bus clock (1) or SCIF_CLK (0) */
160 #define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
161 #define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_DR | SCIF_RDF)
162 #define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
163 #define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
164 #define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
165 #define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
167 #define SCxSR_ERRORS(port) (to_sci_port(port)->params->error_mask)
169 #define SCxSR_RDxF_CLEAR(port) \
170 (((port)->type == PORT_SCI) ? SCI_RDxF_CLEAR : SCIF_RDxF_CLEAR)
171 #define SCxSR_ERROR_CLEAR(port) \
172 (to_sci_port(port)->params->error_clear)
173 #define SCxSR_TDxE_CLEAR(port) \
174 (((port)->type == PORT_SCI) ? SCI_TDxE_CLEAR : SCIF_TDxE_CLEAR)
175 #define SCxSR_BREAK_CLEAR(port) \
176 (((port)->type == PORT_SCI) ? SCI_BREAK_CLEAR : SCIF_BREAK_CLEAR)