1 // SPDX-License-Identifier: GPL-2.0
3 * su.c: Small serial driver for keyboard/mouse interface on sparc32/PCI
5 * Copyright (C) 1997 Eddie C. Dost (ecd@skynet.be)
6 * Copyright (C) 1998-1999 Pete Zaitcev (zaitcev@yahoo.com)
8 * This is mainly a variation of 8250.c, credits go to authors mentioned
9 * therein. In fact this driver should be merged into the generic 8250.c
10 * infrastructure perhaps using a 8250_sparc.c module.
12 * Fixed to use tty_get_baud_rate().
13 * Theodore Ts'o <tytso@mit.edu>, 2001-Oct-12
15 * Converted to new 2.5.x UART layer.
16 * David S. Miller (davem@davemloft.net), 2002-Jul-29
19 #include <linux/module.h>
20 #include <linux/kernel.h>
21 #include <linux/spinlock.h>
22 #include <linux/errno.h>
23 #include <linux/tty.h>
24 #include <linux/tty_flip.h>
25 #include <linux/major.h>
26 #include <linux/string.h>
27 #include <linux/ptrace.h>
28 #include <linux/ioport.h>
29 #include <linux/circ_buf.h>
30 #include <linux/serial.h>
31 #include <linux/sysrq.h>
32 #include <linux/console.h>
33 #include <linux/slab.h>
35 #include <linux/serio.h>
37 #include <linux/serial_reg.h>
38 #include <linux/init.h>
39 #include <linux/delay.h>
40 #include <linux/of_device.h>
45 #include <asm/setup.h>
47 #include <linux/serial_core.h>
48 #include <linux/sunserialcore.h>
50 /* We are on a NS PC87303 clocked with 24.0 MHz, which results
51 * in a UART clock of 1.8462 MHz.
53 #define SU_BASE_BAUD (1846200 / 16)
55 enum su_type
{ SU_PORT_NONE
, SU_PORT_MS
, SU_PORT_KBD
, SU_PORT_PORT
};
56 static char *su_typev
[] = { "su(???)", "su(mouse)", "su(kbd)", "su(serial)" };
58 struct serial_uart_config
{
60 int dfl_xmit_fifo_size
;
65 * Here we define the default xmit fifo size used for each type of UART.
67 static const struct serial_uart_config uart_config
[] = {
72 { "16550A", 16, UART_CLEAR_FIFO
| UART_USE_FIFO
},
74 { "ST16650", 1, UART_CLEAR_FIFO
| UART_STARTECH
},
75 { "ST16650V2", 32, UART_CLEAR_FIFO
| UART_USE_FIFO
| UART_STARTECH
},
76 { "TI16750", 64, UART_CLEAR_FIFO
| UART_USE_FIFO
},
78 { "16C950/954", 128, UART_CLEAR_FIFO
| UART_USE_FIFO
},
79 { "ST16654", 64, UART_CLEAR_FIFO
| UART_USE_FIFO
| UART_STARTECH
},
80 { "XR16850", 128, UART_CLEAR_FIFO
| UART_USE_FIFO
| UART_STARTECH
},
81 { "RSA", 2048, UART_CLEAR_FIFO
| UART_USE_FIFO
}
84 struct uart_sunsu_port
{
85 struct uart_port port
;
90 unsigned int lsr_break_flag
;
93 /* Probing information. */
95 unsigned int type_probed
; /* XXX Stupid */
96 unsigned long reg_size
;
104 static unsigned int serial_in(struct uart_sunsu_port
*up
, int offset
)
106 offset
<<= up
->port
.regshift
;
108 switch (up
->port
.iotype
) {
110 outb(up
->port
.hub6
- 1 + offset
, up
->port
.iobase
);
111 return inb(up
->port
.iobase
+ 1);
114 return readb(up
->port
.membase
+ offset
);
117 return inb(up
->port
.iobase
+ offset
);
121 static void serial_out(struct uart_sunsu_port
*up
, int offset
, int value
)
123 #ifndef CONFIG_SPARC64
125 * MrCoffee has weird schematics: IRQ4 & P10(?) pins of SuperIO are
126 * connected with a gate then go to SlavIO. When IRQ4 goes tristated
127 * gate outputs a logical one. Since we use level triggered interrupts
128 * we have lockup and watchdog reset. We cannot mask IRQ because
129 * keyboard shares IRQ with us (Word has it as Bob Smelik's design).
130 * This problem is similar to what Alpha people suffer, see serial.c.
132 if (offset
== UART_MCR
)
133 value
|= UART_MCR_OUT2
;
135 offset
<<= up
->port
.regshift
;
137 switch (up
->port
.iotype
) {
139 outb(up
->port
.hub6
- 1 + offset
, up
->port
.iobase
);
140 outb(value
, up
->port
.iobase
+ 1);
144 writeb(value
, up
->port
.membase
+ offset
);
148 outb(value
, up
->port
.iobase
+ offset
);
153 * We used to support using pause I/O for certain machines. We
154 * haven't supported this for a while, but just in case it's badly
155 * needed for certain old 386 machines, I've left these #define's
158 #define serial_inp(up, offset) serial_in(up, offset)
159 #define serial_outp(up, offset, value) serial_out(up, offset, value)
165 static void serial_icr_write(struct uart_sunsu_port
*up
, int offset
, int value
)
167 serial_out(up
, UART_SCR
, offset
);
168 serial_out(up
, UART_ICR
, value
);
171 #if 0 /* Unused currently */
172 static unsigned int serial_icr_read(struct uart_sunsu_port
*up
, int offset
)
176 serial_icr_write(up
, UART_ACR
, up
->acr
| UART_ACR_ICRRD
);
177 serial_out(up
, UART_SCR
, offset
);
178 value
= serial_in(up
, UART_ICR
);
179 serial_icr_write(up
, UART_ACR
, up
->acr
);
185 #ifdef CONFIG_SERIAL_8250_RSA
187 * Attempts to turn on the RSA FIFO. Returns zero on failure.
188 * We set the port uart clock rate if we succeed.
190 static int __enable_rsa(struct uart_sunsu_port
*up
)
195 mode
= serial_inp(up
, UART_RSA_MSR
);
196 result
= mode
& UART_RSA_MSR_FIFO
;
199 serial_outp(up
, UART_RSA_MSR
, mode
| UART_RSA_MSR_FIFO
);
200 mode
= serial_inp(up
, UART_RSA_MSR
);
201 result
= mode
& UART_RSA_MSR_FIFO
;
205 up
->port
.uartclk
= SERIAL_RSA_BAUD_BASE
* 16;
210 static void enable_rsa(struct uart_sunsu_port
*up
)
212 if (up
->port
.type
== PORT_RSA
) {
213 if (up
->port
.uartclk
!= SERIAL_RSA_BAUD_BASE
* 16) {
214 spin_lock_irq(&up
->port
.lock
);
216 spin_unlock_irq(&up
->port
.lock
);
218 if (up
->port
.uartclk
== SERIAL_RSA_BAUD_BASE
* 16)
219 serial_outp(up
, UART_RSA_FRR
, 0);
224 * Attempts to turn off the RSA FIFO. Returns zero on failure.
225 * It is unknown why interrupts were disabled in here. However,
226 * the caller is expected to preserve this behaviour by grabbing
227 * the spinlock before calling this function.
229 static void disable_rsa(struct uart_sunsu_port
*up
)
234 if (up
->port
.type
== PORT_RSA
&&
235 up
->port
.uartclk
== SERIAL_RSA_BAUD_BASE
* 16) {
236 spin_lock_irq(&up
->port
.lock
);
238 mode
= serial_inp(up
, UART_RSA_MSR
);
239 result
= !(mode
& UART_RSA_MSR_FIFO
);
242 serial_outp(up
, UART_RSA_MSR
, mode
& ~UART_RSA_MSR_FIFO
);
243 mode
= serial_inp(up
, UART_RSA_MSR
);
244 result
= !(mode
& UART_RSA_MSR_FIFO
);
248 up
->port
.uartclk
= SERIAL_RSA_BAUD_BASE_LO
* 16;
249 spin_unlock_irq(&up
->port
.lock
);
252 #endif /* CONFIG_SERIAL_8250_RSA */
254 static inline void __stop_tx(struct uart_sunsu_port
*p
)
256 if (p
->ier
& UART_IER_THRI
) {
257 p
->ier
&= ~UART_IER_THRI
;
258 serial_out(p
, UART_IER
, p
->ier
);
262 static void sunsu_stop_tx(struct uart_port
*port
)
264 struct uart_sunsu_port
*up
=
265 container_of(port
, struct uart_sunsu_port
, port
);
270 * We really want to stop the transmitter from sending.
272 if (up
->port
.type
== PORT_16C950
) {
273 up
->acr
|= UART_ACR_TXDIS
;
274 serial_icr_write(up
, UART_ACR
, up
->acr
);
278 static void sunsu_start_tx(struct uart_port
*port
)
280 struct uart_sunsu_port
*up
=
281 container_of(port
, struct uart_sunsu_port
, port
);
283 if (!(up
->ier
& UART_IER_THRI
)) {
284 up
->ier
|= UART_IER_THRI
;
285 serial_out(up
, UART_IER
, up
->ier
);
289 * Re-enable the transmitter if we disabled it.
291 if (up
->port
.type
== PORT_16C950
&& up
->acr
& UART_ACR_TXDIS
) {
292 up
->acr
&= ~UART_ACR_TXDIS
;
293 serial_icr_write(up
, UART_ACR
, up
->acr
);
297 static void sunsu_stop_rx(struct uart_port
*port
)
299 struct uart_sunsu_port
*up
=
300 container_of(port
, struct uart_sunsu_port
, port
);
302 up
->ier
&= ~UART_IER_RLSI
;
303 up
->port
.read_status_mask
&= ~UART_LSR_DR
;
304 serial_out(up
, UART_IER
, up
->ier
);
307 static void sunsu_enable_ms(struct uart_port
*port
)
309 struct uart_sunsu_port
*up
=
310 container_of(port
, struct uart_sunsu_port
, port
);
313 spin_lock_irqsave(&up
->port
.lock
, flags
);
314 up
->ier
|= UART_IER_MSI
;
315 serial_out(up
, UART_IER
, up
->ier
);
316 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
320 receive_chars(struct uart_sunsu_port
*up
, unsigned char *status
)
322 struct tty_port
*port
= &up
->port
.state
->port
;
323 unsigned char ch
, flag
;
325 int saw_console_brk
= 0;
328 ch
= serial_inp(up
, UART_RX
);
330 up
->port
.icount
.rx
++;
332 if (unlikely(*status
& (UART_LSR_BI
| UART_LSR_PE
|
333 UART_LSR_FE
| UART_LSR_OE
))) {
335 * For statistics only
337 if (*status
& UART_LSR_BI
) {
338 *status
&= ~(UART_LSR_FE
| UART_LSR_PE
);
339 up
->port
.icount
.brk
++;
340 if (up
->port
.cons
!= NULL
&&
341 up
->port
.line
== up
->port
.cons
->index
)
344 * We do the SysRQ and SAK checking
345 * here because otherwise the break
346 * may get masked by ignore_status_mask
347 * or read_status_mask.
349 if (uart_handle_break(&up
->port
))
351 } else if (*status
& UART_LSR_PE
)
352 up
->port
.icount
.parity
++;
353 else if (*status
& UART_LSR_FE
)
354 up
->port
.icount
.frame
++;
355 if (*status
& UART_LSR_OE
)
356 up
->port
.icount
.overrun
++;
359 * Mask off conditions which should be ingored.
361 *status
&= up
->port
.read_status_mask
;
363 if (up
->port
.cons
!= NULL
&&
364 up
->port
.line
== up
->port
.cons
->index
) {
365 /* Recover the break flag from console xmit */
366 *status
|= up
->lsr_break_flag
;
367 up
->lsr_break_flag
= 0;
370 if (*status
& UART_LSR_BI
) {
372 } else if (*status
& UART_LSR_PE
)
374 else if (*status
& UART_LSR_FE
)
377 if (uart_handle_sysrq_char(&up
->port
, ch
))
379 if ((*status
& up
->port
.ignore_status_mask
) == 0)
380 tty_insert_flip_char(port
, ch
, flag
);
381 if (*status
& UART_LSR_OE
)
383 * Overrun is special, since it's reported
384 * immediately, and doesn't affect the current
387 tty_insert_flip_char(port
, 0, TTY_OVERRUN
);
389 *status
= serial_inp(up
, UART_LSR
);
390 } while ((*status
& UART_LSR_DR
) && (max_count
-- > 0));
396 static void transmit_chars(struct uart_sunsu_port
*up
)
398 struct circ_buf
*xmit
= &up
->port
.state
->xmit
;
401 if (up
->port
.x_char
) {
402 serial_outp(up
, UART_TX
, up
->port
.x_char
);
403 up
->port
.icount
.tx
++;
407 if (uart_tx_stopped(&up
->port
)) {
408 sunsu_stop_tx(&up
->port
);
411 if (uart_circ_empty(xmit
)) {
416 count
= up
->port
.fifosize
;
418 serial_out(up
, UART_TX
, xmit
->buf
[xmit
->tail
]);
419 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
420 up
->port
.icount
.tx
++;
421 if (uart_circ_empty(xmit
))
423 } while (--count
> 0);
425 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
426 uart_write_wakeup(&up
->port
);
428 if (uart_circ_empty(xmit
))
432 static void check_modem_status(struct uart_sunsu_port
*up
)
436 status
= serial_in(up
, UART_MSR
);
438 if ((status
& UART_MSR_ANY_DELTA
) == 0)
441 if (status
& UART_MSR_TERI
)
442 up
->port
.icount
.rng
++;
443 if (status
& UART_MSR_DDSR
)
444 up
->port
.icount
.dsr
++;
445 if (status
& UART_MSR_DDCD
)
446 uart_handle_dcd_change(&up
->port
, status
& UART_MSR_DCD
);
447 if (status
& UART_MSR_DCTS
)
448 uart_handle_cts_change(&up
->port
, status
& UART_MSR_CTS
);
450 wake_up_interruptible(&up
->port
.state
->port
.delta_msr_wait
);
453 static irqreturn_t
sunsu_serial_interrupt(int irq
, void *dev_id
)
455 struct uart_sunsu_port
*up
= dev_id
;
457 unsigned char status
;
459 spin_lock_irqsave(&up
->port
.lock
, flags
);
462 status
= serial_inp(up
, UART_LSR
);
463 if (status
& UART_LSR_DR
)
464 receive_chars(up
, &status
);
465 check_modem_status(up
);
466 if (status
& UART_LSR_THRE
)
469 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
471 tty_flip_buffer_push(&up
->port
.state
->port
);
473 spin_lock_irqsave(&up
->port
.lock
, flags
);
475 } while (!(serial_in(up
, UART_IIR
) & UART_IIR_NO_INT
));
477 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
482 /* Separate interrupt handling path for keyboard/mouse ports. */
485 sunsu_change_speed(struct uart_port
*port
, unsigned int cflag
,
486 unsigned int iflag
, unsigned int quot
);
488 static void sunsu_change_mouse_baud(struct uart_sunsu_port
*up
)
490 unsigned int cur_cflag
= up
->cflag
;
494 up
->cflag
|= suncore_mouse_baud_cflag_next(cur_cflag
, &new_baud
);
496 quot
= up
->port
.uartclk
/ (16 * new_baud
);
498 sunsu_change_speed(&up
->port
, up
->cflag
, 0, quot
);
501 static void receive_kbd_ms_chars(struct uart_sunsu_port
*up
, int is_break
)
504 unsigned char ch
= serial_inp(up
, UART_RX
);
506 /* Stop-A is handled by drivers/char/keyboard.c now. */
507 if (up
->su_type
== SU_PORT_KBD
) {
509 serio_interrupt(&up
->serio
, ch
, 0);
511 } else if (up
->su_type
== SU_PORT_MS
) {
512 int ret
= suncore_mouse_baud_detection(ch
, is_break
);
516 sunsu_change_mouse_baud(up
);
523 serio_interrupt(&up
->serio
, ch
, 0);
528 } while (serial_in(up
, UART_LSR
) & UART_LSR_DR
);
531 static irqreturn_t
sunsu_kbd_ms_interrupt(int irq
, void *dev_id
)
533 struct uart_sunsu_port
*up
= dev_id
;
535 if (!(serial_in(up
, UART_IIR
) & UART_IIR_NO_INT
)) {
536 unsigned char status
= serial_inp(up
, UART_LSR
);
538 if ((status
& UART_LSR_DR
) || (status
& UART_LSR_BI
))
539 receive_kbd_ms_chars(up
, (status
& UART_LSR_BI
) != 0);
545 static unsigned int sunsu_tx_empty(struct uart_port
*port
)
547 struct uart_sunsu_port
*up
=
548 container_of(port
, struct uart_sunsu_port
, port
);
552 spin_lock_irqsave(&up
->port
.lock
, flags
);
553 ret
= serial_in(up
, UART_LSR
) & UART_LSR_TEMT
? TIOCSER_TEMT
: 0;
554 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
559 static unsigned int sunsu_get_mctrl(struct uart_port
*port
)
561 struct uart_sunsu_port
*up
=
562 container_of(port
, struct uart_sunsu_port
, port
);
563 unsigned char status
;
566 status
= serial_in(up
, UART_MSR
);
569 if (status
& UART_MSR_DCD
)
571 if (status
& UART_MSR_RI
)
573 if (status
& UART_MSR_DSR
)
575 if (status
& UART_MSR_CTS
)
580 static void sunsu_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
582 struct uart_sunsu_port
*up
=
583 container_of(port
, struct uart_sunsu_port
, port
);
584 unsigned char mcr
= 0;
586 if (mctrl
& TIOCM_RTS
)
588 if (mctrl
& TIOCM_DTR
)
590 if (mctrl
& TIOCM_OUT1
)
591 mcr
|= UART_MCR_OUT1
;
592 if (mctrl
& TIOCM_OUT2
)
593 mcr
|= UART_MCR_OUT2
;
594 if (mctrl
& TIOCM_LOOP
)
595 mcr
|= UART_MCR_LOOP
;
597 serial_out(up
, UART_MCR
, mcr
);
600 static void sunsu_break_ctl(struct uart_port
*port
, int break_state
)
602 struct uart_sunsu_port
*up
=
603 container_of(port
, struct uart_sunsu_port
, port
);
606 spin_lock_irqsave(&up
->port
.lock
, flags
);
607 if (break_state
== -1)
608 up
->lcr
|= UART_LCR_SBC
;
610 up
->lcr
&= ~UART_LCR_SBC
;
611 serial_out(up
, UART_LCR
, up
->lcr
);
612 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
615 static int sunsu_startup(struct uart_port
*port
)
617 struct uart_sunsu_port
*up
=
618 container_of(port
, struct uart_sunsu_port
, port
);
622 if (up
->port
.type
== PORT_16C950
) {
623 /* Wake up and initialize UART */
625 serial_outp(up
, UART_LCR
, 0xBF);
626 serial_outp(up
, UART_EFR
, UART_EFR_ECB
);
627 serial_outp(up
, UART_IER
, 0);
628 serial_outp(up
, UART_LCR
, 0);
629 serial_icr_write(up
, UART_CSR
, 0); /* Reset the UART */
630 serial_outp(up
, UART_LCR
, 0xBF);
631 serial_outp(up
, UART_EFR
, UART_EFR_ECB
);
632 serial_outp(up
, UART_LCR
, 0);
635 #ifdef CONFIG_SERIAL_8250_RSA
637 * If this is an RSA port, see if we can kick it up to the
638 * higher speed clock.
644 * Clear the FIFO buffers and disable them.
645 * (they will be reenabled in set_termios())
647 if (uart_config
[up
->port
.type
].flags
& UART_CLEAR_FIFO
) {
648 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
649 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
|
650 UART_FCR_CLEAR_RCVR
| UART_FCR_CLEAR_XMIT
);
651 serial_outp(up
, UART_FCR
, 0);
655 * Clear the interrupt registers.
657 (void) serial_inp(up
, UART_LSR
);
658 (void) serial_inp(up
, UART_RX
);
659 (void) serial_inp(up
, UART_IIR
);
660 (void) serial_inp(up
, UART_MSR
);
663 * At this point, there's no way the LSR could still be 0xff;
664 * if it is, then bail out, because there's likely no UART
667 if (!(up
->port
.flags
& UPF_BUGGY_UART
) &&
668 (serial_inp(up
, UART_LSR
) == 0xff)) {
669 printk("ttyS%d: LSR safety check engaged!\n", up
->port
.line
);
673 if (up
->su_type
!= SU_PORT_PORT
) {
674 retval
= request_irq(up
->port
.irq
, sunsu_kbd_ms_interrupt
,
675 IRQF_SHARED
, su_typev
[up
->su_type
], up
);
677 retval
= request_irq(up
->port
.irq
, sunsu_serial_interrupt
,
678 IRQF_SHARED
, su_typev
[up
->su_type
], up
);
681 printk("su: Cannot register IRQ %d\n", up
->port
.irq
);
686 * Now, initialize the UART
688 serial_outp(up
, UART_LCR
, UART_LCR_WLEN8
);
690 spin_lock_irqsave(&up
->port
.lock
, flags
);
692 up
->port
.mctrl
|= TIOCM_OUT2
;
694 sunsu_set_mctrl(&up
->port
, up
->port
.mctrl
);
695 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
698 * Finally, enable interrupts. Note: Modem status interrupts
699 * are set via set_termios(), which will be occurring imminently
700 * anyway, so we don't enable them here.
702 up
->ier
= UART_IER_RLSI
| UART_IER_RDI
;
703 serial_outp(up
, UART_IER
, up
->ier
);
705 if (up
->port
.flags
& UPF_FOURPORT
) {
708 * Enable interrupts on the AST Fourport board
710 icp
= (up
->port
.iobase
& 0xfe0) | 0x01f;
716 * And clear the interrupt registers again for luck.
718 (void) serial_inp(up
, UART_LSR
);
719 (void) serial_inp(up
, UART_RX
);
720 (void) serial_inp(up
, UART_IIR
);
721 (void) serial_inp(up
, UART_MSR
);
726 static void sunsu_shutdown(struct uart_port
*port
)
728 struct uart_sunsu_port
*up
=
729 container_of(port
, struct uart_sunsu_port
, port
);
733 * Disable interrupts from this port
736 serial_outp(up
, UART_IER
, 0);
738 spin_lock_irqsave(&up
->port
.lock
, flags
);
739 if (up
->port
.flags
& UPF_FOURPORT
) {
740 /* reset interrupts on the AST Fourport board */
741 inb((up
->port
.iobase
& 0xfe0) | 0x1f);
742 up
->port
.mctrl
|= TIOCM_OUT1
;
744 up
->port
.mctrl
&= ~TIOCM_OUT2
;
746 sunsu_set_mctrl(&up
->port
, up
->port
.mctrl
);
747 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
750 * Disable break condition and FIFOs
752 serial_out(up
, UART_LCR
, serial_inp(up
, UART_LCR
) & ~UART_LCR_SBC
);
753 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
|
754 UART_FCR_CLEAR_RCVR
|
755 UART_FCR_CLEAR_XMIT
);
756 serial_outp(up
, UART_FCR
, 0);
758 #ifdef CONFIG_SERIAL_8250_RSA
760 * Reset the RSA board back to 115kbps compat mode.
766 * Read data port to reset things.
768 (void) serial_in(up
, UART_RX
);
770 free_irq(up
->port
.irq
, up
);
774 sunsu_change_speed(struct uart_port
*port
, unsigned int cflag
,
775 unsigned int iflag
, unsigned int quot
)
777 struct uart_sunsu_port
*up
=
778 container_of(port
, struct uart_sunsu_port
, port
);
779 unsigned char cval
, fcr
= 0;
782 switch (cflag
& CSIZE
) {
801 cval
|= UART_LCR_PARITY
;
802 if (!(cflag
& PARODD
))
803 cval
|= UART_LCR_EPAR
;
806 cval
|= UART_LCR_SPAR
;
810 * Work around a bug in the Oxford Semiconductor 952 rev B
811 * chip which causes it to seriously miscalculate baud rates
814 if ((quot
& 0xff) == 0 && up
->port
.type
== PORT_16C950
&&
818 if (uart_config
[up
->port
.type
].flags
& UART_USE_FIFO
) {
819 if ((up
->port
.uartclk
/ quot
) < (2400 * 16))
820 fcr
= UART_FCR_ENABLE_FIFO
| UART_FCR_TRIGGER_1
;
821 #ifdef CONFIG_SERIAL_8250_RSA
822 else if (up
->port
.type
== PORT_RSA
)
823 fcr
= UART_FCR_ENABLE_FIFO
| UART_FCR_TRIGGER_14
;
826 fcr
= UART_FCR_ENABLE_FIFO
| UART_FCR_TRIGGER_8
;
828 if (up
->port
.type
== PORT_16750
)
829 fcr
|= UART_FCR7_64BYTE
;
832 * Ok, we're now changing the port state. Do it with
833 * interrupts disabled.
835 spin_lock_irqsave(&up
->port
.lock
, flags
);
838 * Update the per-port timeout.
840 uart_update_timeout(port
, cflag
, (port
->uartclk
/ (16 * quot
)));
842 up
->port
.read_status_mask
= UART_LSR_OE
| UART_LSR_THRE
| UART_LSR_DR
;
844 up
->port
.read_status_mask
|= UART_LSR_FE
| UART_LSR_PE
;
845 if (iflag
& (IGNBRK
| BRKINT
| PARMRK
))
846 up
->port
.read_status_mask
|= UART_LSR_BI
;
849 * Characteres to ignore
851 up
->port
.ignore_status_mask
= 0;
853 up
->port
.ignore_status_mask
|= UART_LSR_PE
| UART_LSR_FE
;
854 if (iflag
& IGNBRK
) {
855 up
->port
.ignore_status_mask
|= UART_LSR_BI
;
857 * If we're ignoring parity and break indicators,
858 * ignore overruns too (for real raw support).
861 up
->port
.ignore_status_mask
|= UART_LSR_OE
;
865 * ignore all characters if CREAD is not set
867 if ((cflag
& CREAD
) == 0)
868 up
->port
.ignore_status_mask
|= UART_LSR_DR
;
871 * CTS flow control flag and modem status interrupts
873 up
->ier
&= ~UART_IER_MSI
;
874 if (UART_ENABLE_MS(&up
->port
, cflag
))
875 up
->ier
|= UART_IER_MSI
;
877 serial_out(up
, UART_IER
, up
->ier
);
879 if (uart_config
[up
->port
.type
].flags
& UART_STARTECH
) {
880 serial_outp(up
, UART_LCR
, 0xBF);
881 serial_outp(up
, UART_EFR
, cflag
& CRTSCTS
? UART_EFR_CTS
:0);
883 serial_outp(up
, UART_LCR
, cval
| UART_LCR_DLAB
);/* set DLAB */
884 serial_outp(up
, UART_DLL
, quot
& 0xff); /* LS of divisor */
885 serial_outp(up
, UART_DLM
, quot
>> 8); /* MS of divisor */
886 if (up
->port
.type
== PORT_16750
)
887 serial_outp(up
, UART_FCR
, fcr
); /* set fcr */
888 serial_outp(up
, UART_LCR
, cval
); /* reset DLAB */
889 up
->lcr
= cval
; /* Save LCR */
890 if (up
->port
.type
!= PORT_16750
) {
891 if (fcr
& UART_FCR_ENABLE_FIFO
) {
892 /* emulated UARTs (Lucent Venus 167x) need two steps */
893 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
895 serial_outp(up
, UART_FCR
, fcr
); /* set fcr */
900 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
904 sunsu_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
905 struct ktermios
*old
)
907 unsigned int baud
, quot
;
910 * Ask the core to calculate the divisor for us.
912 baud
= uart_get_baud_rate(port
, termios
, old
, 0, port
->uartclk
/16);
913 quot
= uart_get_divisor(port
, baud
);
915 sunsu_change_speed(port
, termios
->c_cflag
, termios
->c_iflag
, quot
);
918 static void sunsu_release_port(struct uart_port
*port
)
922 static int sunsu_request_port(struct uart_port
*port
)
927 static void sunsu_config_port(struct uart_port
*port
, int flags
)
929 struct uart_sunsu_port
*up
=
930 container_of(port
, struct uart_sunsu_port
, port
);
932 if (flags
& UART_CONFIG_TYPE
) {
934 * We are supposed to call autoconfig here, but this requires
935 * splitting all the OBP probing crap from the UART probing.
936 * We'll do it when we kill sunsu.c altogether.
938 port
->type
= up
->type_probed
; /* XXX */
943 sunsu_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
949 sunsu_type(struct uart_port
*port
)
951 int type
= port
->type
;
953 if (type
>= ARRAY_SIZE(uart_config
))
955 return uart_config
[type
].name
;
958 static const struct uart_ops sunsu_pops
= {
959 .tx_empty
= sunsu_tx_empty
,
960 .set_mctrl
= sunsu_set_mctrl
,
961 .get_mctrl
= sunsu_get_mctrl
,
962 .stop_tx
= sunsu_stop_tx
,
963 .start_tx
= sunsu_start_tx
,
964 .stop_rx
= sunsu_stop_rx
,
965 .enable_ms
= sunsu_enable_ms
,
966 .break_ctl
= sunsu_break_ctl
,
967 .startup
= sunsu_startup
,
968 .shutdown
= sunsu_shutdown
,
969 .set_termios
= sunsu_set_termios
,
971 .release_port
= sunsu_release_port
,
972 .request_port
= sunsu_request_port
,
973 .config_port
= sunsu_config_port
,
974 .verify_port
= sunsu_verify_port
,
979 static struct uart_sunsu_port sunsu_ports
[UART_NR
];
980 static int nr_inst
; /* Number of already registered ports */
984 static DEFINE_SPINLOCK(sunsu_serio_lock
);
986 static int sunsu_serio_write(struct serio
*serio
, unsigned char ch
)
988 struct uart_sunsu_port
*up
= serio
->port_data
;
992 spin_lock_irqsave(&sunsu_serio_lock
, flags
);
995 lsr
= serial_in(up
, UART_LSR
);
996 } while (!(lsr
& UART_LSR_THRE
));
998 /* Send the character out. */
999 serial_out(up
, UART_TX
, ch
);
1001 spin_unlock_irqrestore(&sunsu_serio_lock
, flags
);
1006 static int sunsu_serio_open(struct serio
*serio
)
1008 struct uart_sunsu_port
*up
= serio
->port_data
;
1009 unsigned long flags
;
1012 spin_lock_irqsave(&sunsu_serio_lock
, flags
);
1013 if (!up
->serio_open
) {
1018 spin_unlock_irqrestore(&sunsu_serio_lock
, flags
);
1023 static void sunsu_serio_close(struct serio
*serio
)
1025 struct uart_sunsu_port
*up
= serio
->port_data
;
1026 unsigned long flags
;
1028 spin_lock_irqsave(&sunsu_serio_lock
, flags
);
1030 spin_unlock_irqrestore(&sunsu_serio_lock
, flags
);
1033 #endif /* CONFIG_SERIO */
1035 static void sunsu_autoconfig(struct uart_sunsu_port
*up
)
1037 unsigned char status1
, status2
, scratch
, scratch2
, scratch3
;
1038 unsigned char save_lcr
, save_mcr
;
1039 unsigned long flags
;
1041 if (up
->su_type
== SU_PORT_NONE
)
1044 up
->type_probed
= PORT_UNKNOWN
;
1045 up
->port
.iotype
= UPIO_MEM
;
1047 spin_lock_irqsave(&up
->port
.lock
, flags
);
1049 if (!(up
->port
.flags
& UPF_BUGGY_UART
)) {
1051 * Do a simple existence test first; if we fail this, there's
1052 * no point trying anything else.
1054 * 0x80 is used as a nonsense port to prevent against false
1055 * positives due to ISA bus float. The assumption is that
1056 * 0x80 is a non-existent port; which should be safe since
1057 * include/asm/io.h also makes this assumption.
1059 scratch
= serial_inp(up
, UART_IER
);
1060 serial_outp(up
, UART_IER
, 0);
1064 scratch2
= serial_inp(up
, UART_IER
);
1065 serial_outp(up
, UART_IER
, 0x0f);
1069 scratch3
= serial_inp(up
, UART_IER
);
1070 serial_outp(up
, UART_IER
, scratch
);
1071 if (scratch2
!= 0 || scratch3
!= 0x0F)
1072 goto out
; /* We failed; there's nothing here */
1075 save_mcr
= serial_in(up
, UART_MCR
);
1076 save_lcr
= serial_in(up
, UART_LCR
);
1079 * Check to see if a UART is really there. Certain broken
1080 * internal modems based on the Rockwell chipset fail this
1081 * test, because they apparently don't implement the loopback
1082 * test mode. So this test is skipped on the COM 1 through
1083 * COM 4 ports. This *should* be safe, since no board
1084 * manufacturer would be stupid enough to design a board
1085 * that conflicts with COM 1-4 --- we hope!
1087 if (!(up
->port
.flags
& UPF_SKIP_TEST
)) {
1088 serial_outp(up
, UART_MCR
, UART_MCR_LOOP
| 0x0A);
1089 status1
= serial_inp(up
, UART_MSR
) & 0xF0;
1090 serial_outp(up
, UART_MCR
, save_mcr
);
1091 if (status1
!= 0x90)
1092 goto out
; /* We failed loopback test */
1094 serial_outp(up
, UART_LCR
, 0xBF); /* set up for StarTech test */
1095 serial_outp(up
, UART_EFR
, 0); /* EFR is the same as FCR */
1096 serial_outp(up
, UART_LCR
, 0);
1097 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
1098 scratch
= serial_in(up
, UART_IIR
) >> 6;
1101 up
->port
.type
= PORT_16450
;
1104 up
->port
.type
= PORT_UNKNOWN
;
1107 up
->port
.type
= PORT_16550
;
1110 up
->port
.type
= PORT_16550A
;
1113 if (up
->port
.type
== PORT_16550A
) {
1114 /* Check for Startech UART's */
1115 serial_outp(up
, UART_LCR
, UART_LCR_DLAB
);
1116 if (serial_in(up
, UART_EFR
) == 0) {
1117 up
->port
.type
= PORT_16650
;
1119 serial_outp(up
, UART_LCR
, 0xBF);
1120 if (serial_in(up
, UART_EFR
) == 0)
1121 up
->port
.type
= PORT_16650V2
;
1124 if (up
->port
.type
== PORT_16550A
) {
1125 /* Check for TI 16750 */
1126 serial_outp(up
, UART_LCR
, save_lcr
| UART_LCR_DLAB
);
1127 serial_outp(up
, UART_FCR
,
1128 UART_FCR_ENABLE_FIFO
| UART_FCR7_64BYTE
);
1129 scratch
= serial_in(up
, UART_IIR
) >> 5;
1132 * If this is a 16750, and not a cheap UART
1133 * clone, then it should only go into 64 byte
1134 * mode if the UART_FCR7_64BYTE bit was set
1135 * while UART_LCR_DLAB was latched.
1137 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
1138 serial_outp(up
, UART_LCR
, 0);
1139 serial_outp(up
, UART_FCR
,
1140 UART_FCR_ENABLE_FIFO
| UART_FCR7_64BYTE
);
1141 scratch
= serial_in(up
, UART_IIR
) >> 5;
1143 up
->port
.type
= PORT_16750
;
1145 serial_outp(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
1147 serial_outp(up
, UART_LCR
, save_lcr
);
1148 if (up
->port
.type
== PORT_16450
) {
1149 scratch
= serial_in(up
, UART_SCR
);
1150 serial_outp(up
, UART_SCR
, 0xa5);
1151 status1
= serial_in(up
, UART_SCR
);
1152 serial_outp(up
, UART_SCR
, 0x5a);
1153 status2
= serial_in(up
, UART_SCR
);
1154 serial_outp(up
, UART_SCR
, scratch
);
1156 if ((status1
!= 0xa5) || (status2
!= 0x5a))
1157 up
->port
.type
= PORT_8250
;
1160 up
->port
.fifosize
= uart_config
[up
->port
.type
].dfl_xmit_fifo_size
;
1162 if (up
->port
.type
== PORT_UNKNOWN
)
1164 up
->type_probed
= up
->port
.type
; /* XXX */
1169 #ifdef CONFIG_SERIAL_8250_RSA
1170 if (up
->port
.type
== PORT_RSA
)
1171 serial_outp(up
, UART_RSA_FRR
, 0);
1173 serial_outp(up
, UART_MCR
, save_mcr
);
1174 serial_outp(up
, UART_FCR
, (UART_FCR_ENABLE_FIFO
|
1175 UART_FCR_CLEAR_RCVR
|
1176 UART_FCR_CLEAR_XMIT
));
1177 serial_outp(up
, UART_FCR
, 0);
1178 (void)serial_in(up
, UART_RX
);
1179 serial_outp(up
, UART_IER
, 0);
1182 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
1185 static struct uart_driver sunsu_reg
= {
1186 .owner
= THIS_MODULE
,
1187 .driver_name
= "sunsu",
1192 static int sunsu_kbd_ms_init(struct uart_sunsu_port
*up
)
1196 struct serio
*serio
;
1199 if (up
->su_type
== SU_PORT_KBD
) {
1200 up
->cflag
= B1200
| CS8
| CLOCAL
| CREAD
;
1203 up
->cflag
= B4800
| CS8
| CLOCAL
| CREAD
;
1206 quot
= up
->port
.uartclk
/ (16 * baud
);
1208 sunsu_autoconfig(up
);
1209 if (up
->port
.type
== PORT_UNKNOWN
)
1212 printk("%pOF: %s port at %llx, irq %u\n",
1213 up
->port
.dev
->of_node
,
1214 (up
->su_type
== SU_PORT_KBD
) ? "Keyboard" : "Mouse",
1215 (unsigned long long) up
->port
.mapbase
,
1220 serio
->port_data
= up
;
1222 serio
->id
.type
= SERIO_RS232
;
1223 if (up
->su_type
== SU_PORT_KBD
) {
1224 serio
->id
.proto
= SERIO_SUNKBD
;
1225 strlcpy(serio
->name
, "sukbd", sizeof(serio
->name
));
1227 serio
->id
.proto
= SERIO_SUN
;
1228 serio
->id
.extra
= 1;
1229 strlcpy(serio
->name
, "sums", sizeof(serio
->name
));
1231 strlcpy(serio
->phys
,
1232 (!(up
->port
.line
& 1) ? "su/serio0" : "su/serio1"),
1233 sizeof(serio
->phys
));
1235 serio
->write
= sunsu_serio_write
;
1236 serio
->open
= sunsu_serio_open
;
1237 serio
->close
= sunsu_serio_close
;
1238 serio
->dev
.parent
= up
->port
.dev
;
1240 serio_register_port(serio
);
1243 sunsu_change_speed(&up
->port
, up
->cflag
, 0, quot
);
1245 sunsu_startup(&up
->port
);
1250 * ------------------------------------------------------------
1251 * Serial console driver
1252 * ------------------------------------------------------------
1255 #ifdef CONFIG_SERIAL_SUNSU_CONSOLE
1257 #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1260 * Wait for transmitter & holding register to empty
1262 static void wait_for_xmitr(struct uart_sunsu_port
*up
)
1264 unsigned int status
, tmout
= 10000;
1266 /* Wait up to 10ms for the character(s) to be sent. */
1268 status
= serial_in(up
, UART_LSR
);
1270 if (status
& UART_LSR_BI
)
1271 up
->lsr_break_flag
= UART_LSR_BI
;
1276 } while ((status
& BOTH_EMPTY
) != BOTH_EMPTY
);
1278 /* Wait up to 1s for flow control if necessary */
1279 if (up
->port
.flags
& UPF_CONS_FLOW
) {
1282 ((serial_in(up
, UART_MSR
) & UART_MSR_CTS
) == 0))
1287 static void sunsu_console_putchar(struct uart_port
*port
, int ch
)
1289 struct uart_sunsu_port
*up
=
1290 container_of(port
, struct uart_sunsu_port
, port
);
1293 serial_out(up
, UART_TX
, ch
);
1297 * Print a string to the serial port trying not to disturb
1298 * any possible real use of the port...
1300 static void sunsu_console_write(struct console
*co
, const char *s
,
1303 struct uart_sunsu_port
*up
= &sunsu_ports
[co
->index
];
1304 unsigned long flags
;
1308 if (up
->port
.sysrq
|| oops_in_progress
)
1309 locked
= spin_trylock_irqsave(&up
->port
.lock
, flags
);
1311 spin_lock_irqsave(&up
->port
.lock
, flags
);
1314 * First save the UER then disable the interrupts
1316 ier
= serial_in(up
, UART_IER
);
1317 serial_out(up
, UART_IER
, 0);
1319 uart_console_write(&up
->port
, s
, count
, sunsu_console_putchar
);
1322 * Finally, wait for transmitter to become empty
1323 * and restore the IER
1326 serial_out(up
, UART_IER
, ier
);
1329 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
1333 * Setup initial baud/bits/parity. We do two things here:
1334 * - construct a cflag setting for the first su_open()
1335 * - initialize the serial port
1336 * Return non-zero if we didn't find a serial port.
1338 static int __init
sunsu_console_setup(struct console
*co
, char *options
)
1340 static struct ktermios dummy
;
1341 struct ktermios termios
;
1342 struct uart_port
*port
;
1344 printk("Console: ttyS%d (SU)\n",
1345 (sunsu_reg
.minor
- 64) + co
->index
);
1347 if (co
->index
> nr_inst
)
1349 port
= &sunsu_ports
[co
->index
].port
;
1354 spin_lock_init(&port
->lock
);
1356 /* Get firmware console settings. */
1357 sunserial_console_termios(co
, port
->dev
->of_node
);
1359 memset(&termios
, 0, sizeof(struct ktermios
));
1360 termios
.c_cflag
= co
->cflag
;
1361 port
->mctrl
|= TIOCM_DTR
;
1362 port
->ops
->set_termios(port
, &termios
, &dummy
);
1367 static struct console sunsu_console
= {
1369 .write
= sunsu_console_write
,
1370 .device
= uart_console_device
,
1371 .setup
= sunsu_console_setup
,
1372 .flags
= CON_PRINTBUFFER
,
1381 static inline struct console
*SUNSU_CONSOLE(void)
1383 return &sunsu_console
;
1386 #define SUNSU_CONSOLE() (NULL)
1387 #define sunsu_serial_console_init() do { } while (0)
1390 static enum su_type
su_get_type(struct device_node
*dp
)
1392 struct device_node
*ap
= of_find_node_by_path("/aliases");
1393 enum su_type rc
= SU_PORT_PORT
;
1396 const char *keyb
= of_get_property(ap
, "keyboard", NULL
);
1397 const char *ms
= of_get_property(ap
, "mouse", NULL
);
1398 struct device_node
*match
;
1401 match
= of_find_node_by_path(keyb
);
1404 * The pointer is used as an identifier not
1405 * as a pointer, we can drop the refcount on
1406 * the of__node immediately after getting it.
1416 match
= of_find_node_by_path(ms
);
1432 static int su_probe(struct platform_device
*op
)
1434 struct device_node
*dp
= op
->dev
.of_node
;
1435 struct uart_sunsu_port
*up
;
1436 struct resource
*rp
;
1441 type
= su_get_type(dp
);
1442 if (type
== SU_PORT_PORT
) {
1443 if (nr_inst
>= UART_NR
)
1445 up
= &sunsu_ports
[nr_inst
];
1447 up
= kzalloc(sizeof(*up
), GFP_KERNEL
);
1452 up
->port
.line
= nr_inst
;
1454 spin_lock_init(&up
->port
.lock
);
1458 rp
= &op
->resource
[0];
1459 up
->port
.mapbase
= rp
->start
;
1460 up
->reg_size
= resource_size(rp
);
1461 up
->port
.membase
= of_ioremap(rp
, 0, up
->reg_size
, "su");
1462 if (!up
->port
.membase
) {
1463 if (type
!= SU_PORT_PORT
)
1468 up
->port
.irq
= op
->archdata
.irqs
[0];
1470 up
->port
.dev
= &op
->dev
;
1472 up
->port
.type
= PORT_UNKNOWN
;
1473 up
->port
.uartclk
= (SU_BASE_BAUD
* 16);
1474 up
->port
.has_sysrq
= IS_ENABLED(CONFIG_SERIAL_SUNSU_CONSOLE
);
1477 if (up
->su_type
== SU_PORT_KBD
|| up
->su_type
== SU_PORT_MS
) {
1478 err
= sunsu_kbd_ms_init(up
);
1480 of_iounmap(&op
->resource
[0],
1481 up
->port
.membase
, up
->reg_size
);
1485 platform_set_drvdata(op
, up
);
1492 up
->port
.flags
|= UPF_BOOT_AUTOCONF
;
1494 sunsu_autoconfig(up
);
1497 if (up
->port
.type
== PORT_UNKNOWN
)
1500 up
->port
.ops
= &sunsu_pops
;
1502 ignore_line
= false;
1503 if (of_node_name_eq(dp
, "rsc-console") ||
1504 of_node_name_eq(dp
, "lom-console"))
1507 sunserial_console_match(SUNSU_CONSOLE(), dp
,
1508 &sunsu_reg
, up
->port
.line
,
1510 err
= uart_add_one_port(&sunsu_reg
, &up
->port
);
1514 platform_set_drvdata(op
, up
);
1521 of_iounmap(&op
->resource
[0], up
->port
.membase
, up
->reg_size
);
1526 static int su_remove(struct platform_device
*op
)
1528 struct uart_sunsu_port
*up
= platform_get_drvdata(op
);
1531 if (up
->su_type
== SU_PORT_MS
||
1532 up
->su_type
== SU_PORT_KBD
)
1537 serio_unregister_port(&up
->serio
);
1539 } else if (up
->port
.type
!= PORT_UNKNOWN
)
1540 uart_remove_one_port(&sunsu_reg
, &up
->port
);
1542 if (up
->port
.membase
)
1543 of_iounmap(&op
->resource
[0], up
->port
.membase
, up
->reg_size
);
1551 static const struct of_device_id su_match
[] = {
1568 MODULE_DEVICE_TABLE(of
, su_match
);
1570 static struct platform_driver su_driver
= {
1573 .of_match_table
= su_match
,
1576 .remove
= su_remove
,
1579 static int __init
sunsu_init(void)
1581 struct device_node
*dp
;
1585 for_each_node_by_name(dp
, "su") {
1586 if (su_get_type(dp
) == SU_PORT_PORT
)
1589 for_each_node_by_name(dp
, "su_pnp") {
1590 if (su_get_type(dp
) == SU_PORT_PORT
)
1593 for_each_node_by_name(dp
, "serial") {
1594 if (of_device_is_compatible(dp
, "su")) {
1595 if (su_get_type(dp
) == SU_PORT_PORT
)
1599 for_each_node_by_type(dp
, "serial") {
1600 if (of_device_is_compatible(dp
, "su")) {
1601 if (su_get_type(dp
) == SU_PORT_PORT
)
1607 err
= sunserial_register_minors(&sunsu_reg
, num_uart
);
1612 err
= platform_driver_register(&su_driver
);
1613 if (err
&& num_uart
)
1614 sunserial_unregister_minors(&sunsu_reg
, num_uart
);
1619 static void __exit
sunsu_exit(void)
1621 platform_driver_unregister(&su_driver
);
1623 sunserial_unregister_minors(&sunsu_reg
, sunsu_reg
.nr
);
1626 module_init(sunsu_init
);
1627 module_exit(sunsu_exit
);
1629 MODULE_AUTHOR("Eddie C. Dost, Peter Zaitcev, and David S. Miller");
1630 MODULE_DESCRIPTION("Sun SU serial port driver");
1631 MODULE_VERSION("2.0");
1632 MODULE_LICENSE("GPL");