2 * Driver for Samsung S5K5BAF UXGA 1/5" 2M CMOS Image Sensor
3 * with embedded SoC ISP.
5 * Copyright (C) 2013, Samsung Electronics Co., Ltd.
6 * Andrzej Hajda <a.hajda@samsung.com>
8 * Based on S5K6AA driver authored by Sylwester Nawrocki
9 * Copyright (C) 2013, Samsung Electronics Co., Ltd.
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
16 #include <linux/clk.h>
17 #include <linux/delay.h>
18 #include <linux/firmware.h>
19 #include <linux/gpio.h>
20 #include <linux/i2c.h>
21 #include <linux/media.h>
22 #include <linux/module.h>
23 #include <linux/of_gpio.h>
24 #include <linux/of_graph.h>
25 #include <linux/regulator/consumer.h>
26 #include <linux/slab.h>
28 #include <media/media-entity.h>
29 #include <media/v4l2-ctrls.h>
30 #include <media/v4l2-device.h>
31 #include <media/v4l2-subdev.h>
32 #include <media/v4l2-mediabus.h>
33 #include <media/v4l2-of.h>
36 module_param(debug
, int, 0644);
38 #define S5K5BAF_DRIVER_NAME "s5k5baf"
39 #define S5K5BAF_DEFAULT_MCLK_FREQ 24000000U
40 #define S5K5BAF_CLK_NAME "mclk"
42 #define S5K5BAF_FW_FILENAME "s5k5baf-cfg.bin"
43 #define S5K5BAF_FW_TAG "SF00"
44 #define S5K5BAG_FW_TAG_LEN 2
45 #define S5K5BAG_FW_MAX_COUNT 16
47 #define S5K5BAF_CIS_WIDTH 1600
48 #define S5K5BAF_CIS_HEIGHT 1200
49 #define S5K5BAF_WIN_WIDTH_MIN 8
50 #define S5K5BAF_WIN_HEIGHT_MIN 8
51 #define S5K5BAF_GAIN_RED_DEF 127
52 #define S5K5BAF_GAIN_GREEN_DEF 95
53 #define S5K5BAF_GAIN_BLUE_DEF 180
54 /* Default number of MIPI CSI-2 data lanes used */
55 #define S5K5BAF_DEF_NUM_LANES 1
57 #define AHB_MSB_ADDR_PTR 0xfcfc
60 * Register interface pages (the most significant word of the address)
62 #define PAGE_IF_HW 0xd000
63 #define PAGE_IF_SW 0x7000
66 * H/W register Interface (PAGE_IF_HW)
68 #define REG_SW_LOAD_COMPLETE 0x0014
69 #define REG_CMDWR_PAGE 0x0028
70 #define REG_CMDWR_ADDR 0x002a
71 #define REG_CMDRD_PAGE 0x002c
72 #define REG_CMDRD_ADDR 0x002e
73 #define REG_CMD_BUF 0x0f12
74 #define REG_SET_HOST_INT 0x1000
75 #define REG_CLEAR_HOST_INT 0x1030
76 #define REG_PATTERN_SET 0x3100
77 #define REG_PATTERN_WIDTH 0x3118
78 #define REG_PATTERN_HEIGHT 0x311a
79 #define REG_PATTERN_PARAM 0x311c
82 * S/W register interface (PAGE_IF_SW)
85 /* Firmware revision information */
86 #define REG_FW_APIVER 0x012e
87 #define S5K5BAF_FW_APIVER 0x0001
88 #define REG_FW_REVISION 0x0130
89 #define REG_FW_SENSOR_ID 0x0152
91 /* Initialization parameters */
92 /* Master clock frequency in KHz */
93 #define REG_I_INCLK_FREQ_L 0x01b8
94 #define REG_I_INCLK_FREQ_H 0x01ba
95 #define MIN_MCLK_FREQ_KHZ 6000U
96 #define MAX_MCLK_FREQ_KHZ 48000U
97 #define REG_I_USE_NPVI_CLOCKS 0x01c6
99 #define REG_I_USE_NMIPI_CLOCKS 0x01c8
100 #define NMIPI_CLOCKS 1
101 #define REG_I_BLOCK_INTERNAL_PLL_CALC 0x01ca
103 /* Clock configurations, n = 0..2. REG_I_* frequency unit is 4 kHz. */
104 #define REG_I_OPCLK_4KHZ(n) ((n) * 6 + 0x01cc)
105 #define REG_I_MIN_OUTRATE_4KHZ(n) ((n) * 6 + 0x01ce)
106 #define REG_I_MAX_OUTRATE_4KHZ(n) ((n) * 6 + 0x01d0)
107 #define SCLK_PVI_FREQ 24000
108 #define SCLK_MIPI_FREQ 48000
109 #define PCLK_MIN_FREQ 6000
110 #define PCLK_MAX_FREQ 48000
111 #define REG_I_USE_REGS_API 0x01de
112 #define REG_I_INIT_PARAMS_UPDATED 0x01e0
113 #define REG_I_ERROR_INFO 0x01e2
115 /* General purpose parameters */
116 #define REG_USER_BRIGHTNESS 0x01e4
117 #define REG_USER_CONTRAST 0x01e6
118 #define REG_USER_SATURATION 0x01e8
119 #define REG_USER_SHARPBLUR 0x01ea
121 #define REG_G_SPEC_EFFECTS 0x01ee
122 #define REG_G_ENABLE_PREV 0x01f0
123 #define REG_G_ENABLE_PREV_CHG 0x01f2
124 #define REG_G_NEW_CFG_SYNC 0x01f8
125 #define REG_G_PREVREQ_IN_WIDTH 0x01fa
126 #define REG_G_PREVREQ_IN_HEIGHT 0x01fc
127 #define REG_G_PREVREQ_IN_XOFFS 0x01fe
128 #define REG_G_PREVREQ_IN_YOFFS 0x0200
129 #define REG_G_PREVZOOM_IN_WIDTH 0x020a
130 #define REG_G_PREVZOOM_IN_HEIGHT 0x020c
131 #define REG_G_PREVZOOM_IN_XOFFS 0x020e
132 #define REG_G_PREVZOOM_IN_YOFFS 0x0210
133 #define REG_G_INPUTS_CHANGE_REQ 0x021a
134 #define REG_G_ACTIVE_PREV_CFG 0x021c
135 #define REG_G_PREV_CFG_CHG 0x021e
136 #define REG_G_PREV_OPEN_AFTER_CH 0x0220
137 #define REG_G_PREV_CFG_ERROR 0x0222
138 #define CFG_ERROR_RANGE 0x0b
139 #define REG_G_PREV_CFG_BYPASS_CHANGED 0x022a
140 #define REG_G_ACTUAL_P_FR_TIME 0x023a
141 #define REG_G_ACTUAL_P_OUT_RATE 0x023c
142 #define REG_G_ACTUAL_C_FR_TIME 0x023e
143 #define REG_G_ACTUAL_C_OUT_RATE 0x0240
145 /* Preview control section. n = 0...4. */
146 #define PREG(n, x) ((n) * 0x26 + x)
147 #define REG_P_OUT_WIDTH(n) PREG(n, 0x0242)
148 #define REG_P_OUT_HEIGHT(n) PREG(n, 0x0244)
149 #define REG_P_FMT(n) PREG(n, 0x0246)
150 #define REG_P_MAX_OUT_RATE(n) PREG(n, 0x0248)
151 #define REG_P_MIN_OUT_RATE(n) PREG(n, 0x024a)
152 #define REG_P_PVI_MASK(n) PREG(n, 0x024c)
153 #define PVI_MASK_MIPI 0x52
154 #define REG_P_CLK_INDEX(n) PREG(n, 0x024e)
155 #define CLK_PVI_INDEX 0
156 #define CLK_MIPI_INDEX NPVI_CLOCKS
157 #define REG_P_FR_RATE_TYPE(n) PREG(n, 0x0250)
158 #define FR_RATE_DYNAMIC 0
159 #define FR_RATE_FIXED 1
160 #define FR_RATE_FIXED_ACCURATE 2
161 #define REG_P_FR_RATE_Q_TYPE(n) PREG(n, 0x0252)
162 #define FR_RATE_Q_DYNAMIC 0
163 #define FR_RATE_Q_BEST_FRRATE 1 /* Binning enabled */
164 #define FR_RATE_Q_BEST_QUALITY 2 /* Binning disabled */
165 /* Frame period in 0.1 ms units */
166 #define REG_P_MAX_FR_TIME(n) PREG(n, 0x0254)
167 #define REG_P_MIN_FR_TIME(n) PREG(n, 0x0256)
168 #define S5K5BAF_MIN_FR_TIME 333 /* x100 us */
169 #define S5K5BAF_MAX_FR_TIME 6500 /* x100 us */
170 /* The below 5 registers are for "device correction" values */
171 #define REG_P_SATURATION(n) PREG(n, 0x0258)
172 #define REG_P_SHARP_BLUR(n) PREG(n, 0x025a)
173 #define REG_P_GLAMOUR(n) PREG(n, 0x025c)
174 #define REG_P_COLORTEMP(n) PREG(n, 0x025e)
175 #define REG_P_GAMMA_INDEX(n) PREG(n, 0x0260)
176 #define REG_P_PREV_MIRROR(n) PREG(n, 0x0262)
177 #define REG_P_CAP_MIRROR(n) PREG(n, 0x0264)
178 #define REG_P_CAP_ROTATION(n) PREG(n, 0x0266)
180 /* Extended image property controls */
181 /* Exposure time in 10 us units */
182 #define REG_SF_USR_EXPOSURE_L 0x03bc
183 #define REG_SF_USR_EXPOSURE_H 0x03be
184 #define REG_SF_USR_EXPOSURE_CHG 0x03c0
185 #define REG_SF_USR_TOT_GAIN 0x03c2
186 #define REG_SF_USR_TOT_GAIN_CHG 0x03c4
187 #define REG_SF_RGAIN 0x03c6
188 #define REG_SF_RGAIN_CHG 0x03c8
189 #define REG_SF_GGAIN 0x03ca
190 #define REG_SF_GGAIN_CHG 0x03cc
191 #define REG_SF_BGAIN 0x03ce
192 #define REG_SF_BGAIN_CHG 0x03d0
193 #define REG_SF_WBGAIN_CHG 0x03d2
194 #define REG_SF_FLICKER_QUANT 0x03d4
195 #define REG_SF_FLICKER_QUANT_CHG 0x03d6
197 /* Output interface (parallel/MIPI) setup */
198 #define REG_OIF_EN_MIPI_LANES 0x03f2
199 #define REG_OIF_EN_PACKETS 0x03f4
200 #define EN_PACKETS_CSI2 0xc3
201 #define REG_OIF_CFG_CHG 0x03f6
203 /* Auto-algorithms enable mask */
204 #define REG_DBG_AUTOALG_EN 0x03f8
205 #define AALG_ALL_EN BIT(0)
206 #define AALG_AE_EN BIT(1)
207 #define AALG_DIVLEI_EN BIT(2)
208 #define AALG_WB_EN BIT(3)
209 #define AALG_USE_WB_FOR_ISP BIT(4)
210 #define AALG_FLICKER_EN BIT(5)
211 #define AALG_FIT_EN BIT(6)
212 #define AALG_WRHW_EN BIT(7)
214 /* Pointers to color correction matrices */
215 #define REG_PTR_CCM_HORIZON 0x06d0
216 #define REG_PTR_CCM_INCANDESCENT 0x06d4
217 #define REG_PTR_CCM_WARM_WHITE 0x06d8
218 #define REG_PTR_CCM_COOL_WHITE 0x06dc
219 #define REG_PTR_CCM_DL50 0x06e0
220 #define REG_PTR_CCM_DL65 0x06e4
221 #define REG_PTR_CCM_OUTDOOR 0x06ec
223 #define REG_ARR_CCM(n) (0x2800 + 36 * (n))
225 static const char * const s5k5baf_supply_names
[] = {
226 "vdda", /* Analog power supply 2.8V (2.6V to 3.0V) */
227 "vddreg", /* Regulator input power supply 1.8V (1.7V to 1.9V)
228 or 2.8V (2.6V to 3.0) */
229 "vddio", /* I/O power supply 1.8V (1.65V to 1.95V)
230 or 2.8V (2.5V to 3.1V) */
232 #define S5K5BAF_NUM_SUPPLIES ARRAY_SIZE(s5k5baf_supply_names)
234 struct s5k5baf_gpio
{
239 enum s5k5baf_gpio_id
{
247 #define NUM_CIS_PADS 1
248 #define NUM_ISP_PADS 2
250 struct s5k5baf_pixfmt
{
251 enum v4l2_mbus_pixelcode code
;
253 /* REG_P_FMT(x) register value */
257 struct s5k5baf_ctrls
{
258 struct v4l2_ctrl_handler handler
;
259 struct { /* Auto / manual white balance cluster */
260 struct v4l2_ctrl
*awb
;
261 struct v4l2_ctrl
*gain_red
;
262 struct v4l2_ctrl
*gain_blue
;
264 struct { /* Mirror cluster */
265 struct v4l2_ctrl
*hflip
;
266 struct v4l2_ctrl
*vflip
;
268 struct { /* Auto exposure / manual exposure and gain cluster */
269 struct v4l2_ctrl
*auto_exp
;
270 struct v4l2_ctrl
*exposure
;
271 struct v4l2_ctrl
*gain
;
291 struct s5k5baf_gpio gpios
[NUM_GPIOS
];
292 enum v4l2_mbus_type bus_type
;
294 struct regulator_bulk_data supplies
[S5K5BAF_NUM_SUPPLIES
];
299 struct s5k5baf_fw
*fw
;
301 struct v4l2_subdev cis_sd
;
302 struct media_pad cis_pad
;
304 struct v4l2_subdev sd
;
305 struct media_pad pads
[NUM_ISP_PADS
];
307 /* protects the struct members below */
312 struct v4l2_rect crop_sink
;
313 struct v4l2_rect compose
;
314 struct v4l2_rect crop_source
;
315 /* index to s5k5baf_formats array */
317 /* actual frame interval in 100us */
319 /* requested frame interval in 100us */
321 /* cache for REG_DBG_AUTOALG_EN register */
324 struct s5k5baf_ctrls ctrls
;
326 unsigned int streaming
:1;
327 unsigned int apply_cfg
:1;
328 unsigned int apply_crop
:1;
329 unsigned int valid_auto_alg
:1;
333 static const struct s5k5baf_pixfmt s5k5baf_formats
[] = {
334 { V4L2_MBUS_FMT_VYUY8_2X8
, V4L2_COLORSPACE_JPEG
, 5 },
336 { V4L2_MBUS_FMT_VYUY8_2X8
, V4L2_COLORSPACE_REC709
, 6 },
337 { V4L2_MBUS_FMT_RGB565_2X8_BE
, V4L2_COLORSPACE_JPEG
, 0 },
340 static struct v4l2_rect s5k5baf_cis_rect
= {
341 0, 0, S5K5BAF_CIS_WIDTH
, S5K5BAF_CIS_HEIGHT
344 /* Setfile contains set of I2C command sequences. Each sequence has its ID.
347 * u16 count; number of sequences
349 * u16 id; sequence id
350 * u16 offset; sequence offset in data array
352 * u16 data[*]; array containing sequences
355 static int s5k5baf_fw_parse(struct device
*dev
, struct s5k5baf_fw
**fw
,
356 size_t count
, const u16
*data
)
358 struct s5k5baf_fw
*f
;
362 if (count
< S5K5BAG_FW_TAG_LEN
+ 1) {
363 dev_err(dev
, "firmware file too short (%zu)\n", count
);
367 ret
= memcmp(data
, S5K5BAF_FW_TAG
, S5K5BAG_FW_TAG_LEN
* sizeof(u16
));
369 dev_err(dev
, "invalid firmware magic number\n");
373 data
+= S5K5BAG_FW_TAG_LEN
;
374 count
-= S5K5BAG_FW_TAG_LEN
;
376 d
= devm_kzalloc(dev
, count
* sizeof(u16
), GFP_KERNEL
);
378 for (i
= 0; i
< count
; ++i
)
379 d
[i
] = le16_to_cpu(data
[i
]);
381 f
= (struct s5k5baf_fw
*)d
;
382 if (count
< 1 + 2 * f
->count
) {
383 dev_err(dev
, "invalid firmware header (count=%d size=%zu)\n",
384 f
->count
, 2 * (count
+ S5K5BAG_FW_TAG_LEN
));
388 d
+= 1 + 2 * f
->count
;
390 for (i
= 0; i
< f
->count
; ++i
) {
391 if (f
->seq
[i
].offset
+ d
<= end
)
393 dev_err(dev
, "invalid firmware header (seq=%d)\n", i
);
402 static inline struct v4l2_subdev
*ctrl_to_sd(struct v4l2_ctrl
*ctrl
)
404 return &container_of(ctrl
->handler
, struct s5k5baf
, ctrls
.handler
)->sd
;
407 static inline bool s5k5baf_is_cis_subdev(struct v4l2_subdev
*sd
)
409 return sd
->entity
.type
== MEDIA_ENT_T_V4L2_SUBDEV_SENSOR
;
412 static inline struct s5k5baf
*to_s5k5baf(struct v4l2_subdev
*sd
)
414 if (s5k5baf_is_cis_subdev(sd
))
415 return container_of(sd
, struct s5k5baf
, cis_sd
);
417 return container_of(sd
, struct s5k5baf
, sd
);
420 static u16
s5k5baf_i2c_read(struct s5k5baf
*state
, u16 addr
)
422 struct i2c_client
*c
= v4l2_get_subdevdata(&state
->sd
);
424 struct i2c_msg msg
[] = {
425 { .addr
= c
->addr
, .flags
= 0,
426 .len
= 2, .buf
= (u8
*)&w
},
427 { .addr
= c
->addr
, .flags
= I2C_M_RD
,
428 .len
= 2, .buf
= (u8
*)&r
},
435 w
= cpu_to_be16(addr
);
436 ret
= i2c_transfer(c
->adapter
, msg
, 2);
439 v4l2_dbg(3, debug
, c
, "i2c_read: 0x%04x : 0x%04x\n", addr
, r
);
442 v4l2_err(c
, "i2c_read: error during transfer (%d)\n", ret
);
448 static void s5k5baf_i2c_write(struct s5k5baf
*state
, u16 addr
, u16 val
)
450 u8 buf
[4] = { addr
>> 8, addr
& 0xFF, val
>> 8, val
& 0xFF };
451 struct i2c_client
*c
= v4l2_get_subdevdata(&state
->sd
);
457 ret
= i2c_master_send(c
, buf
, 4);
458 v4l2_dbg(3, debug
, c
, "i2c_write: 0x%04x : 0x%04x\n", addr
, val
);
461 v4l2_err(c
, "i2c_write: error during transfer (%d)\n", ret
);
466 static u16
s5k5baf_read(struct s5k5baf
*state
, u16 addr
)
468 s5k5baf_i2c_write(state
, REG_CMDRD_ADDR
, addr
);
469 return s5k5baf_i2c_read(state
, REG_CMD_BUF
);
472 static void s5k5baf_write(struct s5k5baf
*state
, u16 addr
, u16 val
)
474 s5k5baf_i2c_write(state
, REG_CMDWR_ADDR
, addr
);
475 s5k5baf_i2c_write(state
, REG_CMD_BUF
, val
);
478 static void s5k5baf_write_arr_seq(struct s5k5baf
*state
, u16 addr
,
479 u16 count
, const u16
*seq
)
481 struct i2c_client
*c
= v4l2_get_subdevdata(&state
->sd
);
484 s5k5baf_i2c_write(state
, REG_CMDWR_ADDR
, addr
);
488 v4l2_dbg(3, debug
, c
, "i2c_write_seq(count=%d): %*ph\n", count
,
489 min(2 * count
, 64), seq
);
491 buf
[0] = __constant_cpu_to_be16(REG_CMD_BUF
);
494 int n
= min_t(int, count
, ARRAY_SIZE(buf
) - 1);
497 for (i
= 1; i
<= n
; ++i
)
498 buf
[i
] = cpu_to_be16(*seq
++);
501 ret
= i2c_master_send(c
, (char *)buf
, i
);
503 v4l2_err(c
, "i2c_write_seq: error during transfer (%d)\n", ret
);
512 #define s5k5baf_write_seq(state, addr, seq...) \
513 s5k5baf_write_arr_seq(state, addr, sizeof((char[]){ seq }), \
514 (const u16 []){ seq });
516 /* add items count at the beginning of the list */
517 #define NSEQ(seq...) sizeof((char[]){ seq }), seq
520 * s5k5baf_write_nseq() - Writes sequences of values to sensor memory via i2c
521 * @nseq: sequence of u16 words in format:
522 * (N, address, value[1]...value[N-1])*,0
524 * u16 seq[] = { NSEQ(0x4000, 1, 1), NSEQ(0x4010, 640, 480), 0 };
525 * ret = s5k5baf_write_nseq(c, seq);
527 static void s5k5baf_write_nseq(struct s5k5baf
*state
, const u16
*nseq
)
531 while ((count
= *nseq
++)) {
535 s5k5baf_write_arr_seq(state
, addr
, count
, nseq
);
540 static void s5k5baf_synchronize(struct s5k5baf
*state
, int timeout
, u16 addr
)
542 unsigned long end
= jiffies
+ msecs_to_jiffies(timeout
);
545 s5k5baf_write(state
, addr
, 1);
547 reg
= s5k5baf_read(state
, addr
);
548 if (state
->error
|| !reg
)
550 usleep_range(5000, 10000);
551 } while (time_is_after_jiffies(end
));
553 v4l2_err(&state
->sd
, "timeout on register synchronize (%#x)\n", addr
);
554 state
->error
= -ETIMEDOUT
;
557 static u16
*s5k5baf_fw_get_seq(struct s5k5baf
*state
, u16 seq_id
)
559 struct s5k5baf_fw
*fw
= state
->fw
;
566 data
= fw
->data
+ 2 * fw
->count
;
568 for (i
= 0; i
< fw
->count
; ++i
) {
569 if (fw
->seq
[i
].id
== seq_id
)
570 return data
+ fw
->seq
[i
].offset
;
576 static void s5k5baf_hw_patch(struct s5k5baf
*state
)
578 u16
*seq
= s5k5baf_fw_get_seq(state
, S5K5BAF_FW_ID_PATCH
);
581 s5k5baf_write_nseq(state
, seq
);
584 static void s5k5baf_hw_set_clocks(struct s5k5baf
*state
)
586 unsigned long mclk
= state
->mclk_frequency
/ 1000;
588 static const u16 nseq_clk_cfg
[] = {
589 NSEQ(REG_I_USE_NPVI_CLOCKS
,
590 NPVI_CLOCKS
, NMIPI_CLOCKS
, 0,
591 SCLK_PVI_FREQ
/ 4, PCLK_MIN_FREQ
/ 4, PCLK_MAX_FREQ
/ 4,
592 SCLK_MIPI_FREQ
/ 4, PCLK_MIN_FREQ
/ 4, PCLK_MAX_FREQ
/ 4),
593 NSEQ(REG_I_USE_REGS_API
, 1),
597 s5k5baf_write_seq(state
, REG_I_INCLK_FREQ_L
, mclk
& 0xffff, mclk
>> 16);
598 s5k5baf_write_nseq(state
, nseq_clk_cfg
);
600 s5k5baf_synchronize(state
, 250, REG_I_INIT_PARAMS_UPDATED
);
601 status
= s5k5baf_read(state
, REG_I_ERROR_INFO
);
602 if (!state
->error
&& status
) {
603 v4l2_err(&state
->sd
, "error configuring PLL (%d)\n", status
);
604 state
->error
= -EINVAL
;
608 /* set custom color correction matrices for various illuminations */
609 static void s5k5baf_hw_set_ccm(struct s5k5baf
*state
)
611 u16
*seq
= s5k5baf_fw_get_seq(state
, S5K5BAF_FW_ID_CCM
);
614 s5k5baf_write_nseq(state
, seq
);
617 /* CIS sensor tuning, based on undocumented android driver code */
618 static void s5k5baf_hw_set_cis(struct s5k5baf
*state
)
620 u16
*seq
= s5k5baf_fw_get_seq(state
, S5K5BAF_FW_ID_CIS
);
625 s5k5baf_i2c_write(state
, REG_CMDWR_PAGE
, PAGE_IF_HW
);
626 s5k5baf_write_nseq(state
, seq
);
627 s5k5baf_i2c_write(state
, REG_CMDWR_PAGE
, PAGE_IF_SW
);
630 static void s5k5baf_hw_sync_cfg(struct s5k5baf
*state
)
632 s5k5baf_write(state
, REG_G_PREV_CFG_CHG
, 1);
633 if (state
->apply_crop
) {
634 s5k5baf_write(state
, REG_G_INPUTS_CHANGE_REQ
, 1);
635 s5k5baf_write(state
, REG_G_PREV_CFG_BYPASS_CHANGED
, 1);
637 s5k5baf_synchronize(state
, 500, REG_G_NEW_CFG_SYNC
);
639 /* Set horizontal and vertical image flipping */
640 static void s5k5baf_hw_set_mirror(struct s5k5baf
*state
)
642 u16 flip
= state
->ctrls
.vflip
->val
| (state
->ctrls
.vflip
->val
<< 1);
644 s5k5baf_write(state
, REG_P_PREV_MIRROR(0), flip
);
645 if (state
->streaming
)
646 s5k5baf_hw_sync_cfg(state
);
649 static void s5k5baf_hw_set_alg(struct s5k5baf
*state
, u16 alg
, bool enable
)
651 u16 cur_alg
, new_alg
;
653 if (!state
->valid_auto_alg
)
654 cur_alg
= s5k5baf_read(state
, REG_DBG_AUTOALG_EN
);
656 cur_alg
= state
->auto_alg
;
658 new_alg
= enable
? (cur_alg
| alg
) : (cur_alg
& ~alg
);
660 if (new_alg
!= cur_alg
)
661 s5k5baf_write(state
, REG_DBG_AUTOALG_EN
, new_alg
);
666 state
->valid_auto_alg
= 1;
667 state
->auto_alg
= new_alg
;
670 /* Configure auto/manual white balance and R/G/B gains */
671 static void s5k5baf_hw_set_awb(struct s5k5baf
*state
, int awb
)
673 struct s5k5baf_ctrls
*ctrls
= &state
->ctrls
;
676 s5k5baf_write_seq(state
, REG_SF_RGAIN
,
677 ctrls
->gain_red
->val
, 1,
678 S5K5BAF_GAIN_GREEN_DEF
, 1,
679 ctrls
->gain_blue
->val
, 1,
682 s5k5baf_hw_set_alg(state
, AALG_WB_EN
, awb
);
685 /* Program FW with exposure time, 'exposure' in us units */
686 static void s5k5baf_hw_set_user_exposure(struct s5k5baf
*state
, int exposure
)
688 unsigned int time
= exposure
/ 10;
690 s5k5baf_write_seq(state
, REG_SF_USR_EXPOSURE_L
,
691 time
& 0xffff, time
>> 16, 1);
694 static void s5k5baf_hw_set_user_gain(struct s5k5baf
*state
, int gain
)
696 s5k5baf_write_seq(state
, REG_SF_USR_TOT_GAIN
, gain
, 1);
699 /* Set auto/manual exposure and total gain */
700 static void s5k5baf_hw_set_auto_exposure(struct s5k5baf
*state
, int value
)
702 if (value
== V4L2_EXPOSURE_AUTO
) {
703 s5k5baf_hw_set_alg(state
, AALG_AE_EN
| AALG_DIVLEI_EN
, true);
705 unsigned int exp_time
= state
->ctrls
.exposure
->val
;
707 s5k5baf_hw_set_user_exposure(state
, exp_time
);
708 s5k5baf_hw_set_user_gain(state
, state
->ctrls
.gain
->val
);
709 s5k5baf_hw_set_alg(state
, AALG_AE_EN
| AALG_DIVLEI_EN
, false);
713 static void s5k5baf_hw_set_anti_flicker(struct s5k5baf
*state
, int v
)
715 if (v
== V4L2_CID_POWER_LINE_FREQUENCY_AUTO
) {
716 s5k5baf_hw_set_alg(state
, AALG_FLICKER_EN
, true);
718 /* The V4L2_CID_LINE_FREQUENCY control values match
719 * the register values */
720 s5k5baf_write_seq(state
, REG_SF_FLICKER_QUANT
, v
, 1);
721 s5k5baf_hw_set_alg(state
, AALG_FLICKER_EN
, false);
725 static void s5k5baf_hw_set_colorfx(struct s5k5baf
*state
, int val
)
727 static const u16 colorfx
[] = {
728 [V4L2_COLORFX_NONE
] = 0,
729 [V4L2_COLORFX_BW
] = 1,
730 [V4L2_COLORFX_NEGATIVE
] = 2,
731 [V4L2_COLORFX_SEPIA
] = 3,
732 [V4L2_COLORFX_SKY_BLUE
] = 4,
733 [V4L2_COLORFX_SKETCH
] = 5,
736 s5k5baf_write(state
, REG_G_SPEC_EFFECTS
, colorfx
[val
]);
739 static int s5k5baf_find_pixfmt(struct v4l2_mbus_framefmt
*mf
)
743 for (i
= 0; i
< ARRAY_SIZE(s5k5baf_formats
); i
++) {
744 if (mf
->colorspace
!= s5k5baf_formats
[i
].colorspace
)
746 if (mf
->code
== s5k5baf_formats
[i
].code
)
751 return (c
< 0) ? 0 : c
;
754 static int s5k5baf_clear_error(struct s5k5baf
*state
)
756 int ret
= state
->error
;
762 static int s5k5baf_hw_set_video_bus(struct s5k5baf
*state
)
766 if (state
->bus_type
== V4L2_MBUS_CSI2
)
767 en_pkts
= EN_PACKETS_CSI2
;
771 s5k5baf_write_seq(state
, REG_OIF_EN_MIPI_LANES
,
772 state
->nlanes
, en_pkts
, 1);
774 return s5k5baf_clear_error(state
);
777 static u16
s5k5baf_get_cfg_error(struct s5k5baf
*state
)
779 u16 err
= s5k5baf_read(state
, REG_G_PREV_CFG_ERROR
);
781 s5k5baf_write(state
, REG_G_PREV_CFG_ERROR
, 0);
785 static void s5k5baf_hw_set_fiv(struct s5k5baf
*state
, u16 fiv
)
787 s5k5baf_write(state
, REG_P_MAX_FR_TIME(0), fiv
);
788 s5k5baf_hw_sync_cfg(state
);
791 static void s5k5baf_hw_find_min_fiv(struct s5k5baf
*state
)
796 fiv
= s5k5baf_read(state
, REG_G_ACTUAL_P_FR_TIME
);
800 for (n
= 5; n
> 0; --n
) {
801 s5k5baf_hw_set_fiv(state
, fiv
);
802 err
= s5k5baf_get_cfg_error(state
);
806 case CFG_ERROR_RANGE
:
811 v4l2_info(&state
->sd
,
812 "found valid frame interval: %d00us\n", fiv
);
816 "error setting frame interval: %d\n", err
);
817 state
->error
= -EINVAL
;
820 v4l2_err(&state
->sd
, "cannot find correct frame interval\n");
821 state
->error
= -ERANGE
;
824 static void s5k5baf_hw_validate_cfg(struct s5k5baf
*state
)
828 err
= s5k5baf_get_cfg_error(state
);
834 state
->apply_cfg
= 1;
836 case CFG_ERROR_RANGE
:
837 s5k5baf_hw_find_min_fiv(state
);
839 state
->apply_cfg
= 1;
843 "error setting format: %d\n", err
);
844 state
->error
= -EINVAL
;
848 static void s5k5baf_rescale(struct v4l2_rect
*r
, const struct v4l2_rect
*v
,
849 const struct v4l2_rect
*n
,
850 const struct v4l2_rect
*d
)
852 r
->left
= v
->left
* n
->width
/ d
->width
;
853 r
->top
= v
->top
* n
->height
/ d
->height
;
854 r
->width
= v
->width
* n
->width
/ d
->width
;
855 r
->height
= v
->height
* n
->height
/ d
->height
;
858 static int s5k5baf_hw_set_crop_rects(struct s5k5baf
*state
)
860 struct v4l2_rect
*p
, r
;
864 p
= &state
->crop_sink
;
865 s5k5baf_write_seq(state
, REG_G_PREVREQ_IN_WIDTH
, p
->width
, p
->height
,
868 s5k5baf_rescale(&r
, &state
->crop_source
, &state
->crop_sink
,
870 s5k5baf_write_seq(state
, REG_G_PREVZOOM_IN_WIDTH
, r
.width
, r
.height
,
873 s5k5baf_synchronize(state
, 500, REG_G_INPUTS_CHANGE_REQ
);
874 s5k5baf_synchronize(state
, 500, REG_G_PREV_CFG_BYPASS_CHANGED
);
875 err
= s5k5baf_get_cfg_error(state
);
876 ret
= s5k5baf_clear_error(state
);
883 case CFG_ERROR_RANGE
:
884 /* retry crop with frame interval set to max */
885 s5k5baf_hw_set_fiv(state
, S5K5BAF_MAX_FR_TIME
);
886 err
= s5k5baf_get_cfg_error(state
);
887 ret
= s5k5baf_clear_error(state
);
892 "crop error on max frame interval: %d\n", err
);
893 state
->error
= -EINVAL
;
895 s5k5baf_hw_set_fiv(state
, state
->req_fiv
);
896 s5k5baf_hw_validate_cfg(state
);
899 v4l2_err(&state
->sd
, "crop error: %d\n", err
);
903 if (!state
->apply_cfg
)
906 p
= &state
->crop_source
;
907 s5k5baf_write_seq(state
, REG_P_OUT_WIDTH(0), p
->width
, p
->height
);
908 s5k5baf_hw_set_fiv(state
, state
->req_fiv
);
909 s5k5baf_hw_validate_cfg(state
);
911 return s5k5baf_clear_error(state
);
914 static void s5k5baf_hw_set_config(struct s5k5baf
*state
)
916 u16 reg_fmt
= s5k5baf_formats
[state
->pixfmt
].reg_p_fmt
;
917 struct v4l2_rect
*r
= &state
->crop_source
;
919 s5k5baf_write_seq(state
, REG_P_OUT_WIDTH(0),
920 r
->width
, r
->height
, reg_fmt
,
921 PCLK_MAX_FREQ
>> 2, PCLK_MIN_FREQ
>> 2,
922 PVI_MASK_MIPI
, CLK_MIPI_INDEX
,
923 FR_RATE_FIXED
, FR_RATE_Q_DYNAMIC
,
924 state
->req_fiv
, S5K5BAF_MIN_FR_TIME
);
925 s5k5baf_hw_sync_cfg(state
);
926 s5k5baf_hw_validate_cfg(state
);
930 static void s5k5baf_hw_set_test_pattern(struct s5k5baf
*state
, int id
)
932 s5k5baf_i2c_write(state
, REG_PATTERN_WIDTH
, 800);
933 s5k5baf_i2c_write(state
, REG_PATTERN_HEIGHT
, 511);
934 s5k5baf_i2c_write(state
, REG_PATTERN_PARAM
, 0);
935 s5k5baf_i2c_write(state
, REG_PATTERN_SET
, id
);
938 static void s5k5baf_gpio_assert(struct s5k5baf
*state
, int id
)
940 struct s5k5baf_gpio
*gpio
= &state
->gpios
[id
];
942 gpio_set_value(gpio
->gpio
, gpio
->level
);
945 static void s5k5baf_gpio_deassert(struct s5k5baf
*state
, int id
)
947 struct s5k5baf_gpio
*gpio
= &state
->gpios
[id
];
949 gpio_set_value(gpio
->gpio
, !gpio
->level
);
952 static int s5k5baf_power_on(struct s5k5baf
*state
)
956 ret
= regulator_bulk_enable(S5K5BAF_NUM_SUPPLIES
, state
->supplies
);
960 ret
= clk_set_rate(state
->clock
, state
->mclk_frequency
);
964 ret
= clk_prepare_enable(state
->clock
);
968 v4l2_dbg(1, debug
, &state
->sd
, "clock frequency: %ld\n",
969 clk_get_rate(state
->clock
));
971 s5k5baf_gpio_deassert(state
, STBY
);
972 usleep_range(50, 100);
973 s5k5baf_gpio_deassert(state
, RST
);
977 regulator_bulk_disable(S5K5BAF_NUM_SUPPLIES
, state
->supplies
);
979 v4l2_err(&state
->sd
, "%s() failed (%d)\n", __func__
, ret
);
983 static int s5k5baf_power_off(struct s5k5baf
*state
)
987 state
->streaming
= 0;
988 state
->apply_cfg
= 0;
989 state
->apply_crop
= 0;
991 s5k5baf_gpio_assert(state
, RST
);
992 s5k5baf_gpio_assert(state
, STBY
);
994 if (!IS_ERR(state
->clock
))
995 clk_disable_unprepare(state
->clock
);
997 ret
= regulator_bulk_disable(S5K5BAF_NUM_SUPPLIES
,
1000 v4l2_err(&state
->sd
, "failed to disable regulators\n");
1005 static void s5k5baf_hw_init(struct s5k5baf
*state
)
1007 s5k5baf_i2c_write(state
, AHB_MSB_ADDR_PTR
, PAGE_IF_HW
);
1008 s5k5baf_i2c_write(state
, REG_CLEAR_HOST_INT
, 0);
1009 s5k5baf_i2c_write(state
, REG_SW_LOAD_COMPLETE
, 1);
1010 s5k5baf_i2c_write(state
, REG_CMDRD_PAGE
, PAGE_IF_SW
);
1011 s5k5baf_i2c_write(state
, REG_CMDWR_PAGE
, PAGE_IF_SW
);
1015 * V4L2 subdev core and video operations
1018 static void s5k5baf_initialize_data(struct s5k5baf
*state
)
1021 state
->req_fiv
= 10000 / 15;
1022 state
->fiv
= state
->req_fiv
;
1023 state
->valid_auto_alg
= 0;
1026 static int s5k5baf_load_setfile(struct s5k5baf
*state
)
1028 struct i2c_client
*c
= v4l2_get_subdevdata(&state
->sd
);
1029 const struct firmware
*fw
;
1032 ret
= request_firmware(&fw
, S5K5BAF_FW_FILENAME
, &c
->dev
);
1034 dev_warn(&c
->dev
, "firmware file (%s) not loaded\n",
1035 S5K5BAF_FW_FILENAME
);
1039 ret
= s5k5baf_fw_parse(&c
->dev
, &state
->fw
, fw
->size
/ 2,
1042 release_firmware(fw
);
1047 static int s5k5baf_set_power(struct v4l2_subdev
*sd
, int on
)
1049 struct s5k5baf
*state
= to_s5k5baf(sd
);
1052 mutex_lock(&state
->lock
);
1054 if (!on
!= state
->power
)
1058 if (state
->fw
== NULL
)
1059 s5k5baf_load_setfile(state
);
1061 s5k5baf_initialize_data(state
);
1062 ret
= s5k5baf_power_on(state
);
1066 s5k5baf_hw_init(state
);
1067 s5k5baf_hw_patch(state
);
1068 s5k5baf_i2c_write(state
, REG_SET_HOST_INT
, 1);
1069 s5k5baf_hw_set_clocks(state
);
1071 ret
= s5k5baf_hw_set_video_bus(state
);
1075 s5k5baf_hw_set_cis(state
);
1076 s5k5baf_hw_set_ccm(state
);
1078 ret
= s5k5baf_clear_error(state
);
1082 s5k5baf_power_off(state
);
1087 mutex_unlock(&state
->lock
);
1090 ret
= v4l2_ctrl_handler_setup(&state
->ctrls
.handler
);
1095 static void s5k5baf_hw_set_stream(struct s5k5baf
*state
, int enable
)
1097 s5k5baf_write_seq(state
, REG_G_ENABLE_PREV
, enable
, 1);
1100 static int s5k5baf_s_stream(struct v4l2_subdev
*sd
, int on
)
1102 struct s5k5baf
*state
= to_s5k5baf(sd
);
1105 mutex_lock(&state
->lock
);
1107 if (state
->streaming
== !!on
) {
1113 s5k5baf_hw_set_config(state
);
1114 ret
= s5k5baf_hw_set_crop_rects(state
);
1117 s5k5baf_hw_set_stream(state
, 1);
1118 s5k5baf_i2c_write(state
, 0xb0cc, 0x000b);
1120 s5k5baf_hw_set_stream(state
, 0);
1122 ret
= s5k5baf_clear_error(state
);
1124 state
->streaming
= !state
->streaming
;
1127 mutex_unlock(&state
->lock
);
1132 static int s5k5baf_g_frame_interval(struct v4l2_subdev
*sd
,
1133 struct v4l2_subdev_frame_interval
*fi
)
1135 struct s5k5baf
*state
= to_s5k5baf(sd
);
1137 mutex_lock(&state
->lock
);
1138 fi
->interval
.numerator
= state
->fiv
;
1139 fi
->interval
.denominator
= 10000;
1140 mutex_unlock(&state
->lock
);
1145 static void s5k5baf_set_frame_interval(struct s5k5baf
*state
,
1146 struct v4l2_subdev_frame_interval
*fi
)
1148 struct v4l2_fract
*i
= &fi
->interval
;
1150 if (fi
->interval
.denominator
== 0)
1151 state
->req_fiv
= S5K5BAF_MAX_FR_TIME
;
1153 state
->req_fiv
= clamp_t(u32
,
1154 i
->numerator
* 10000 / i
->denominator
,
1155 S5K5BAF_MIN_FR_TIME
,
1156 S5K5BAF_MAX_FR_TIME
);
1158 state
->fiv
= state
->req_fiv
;
1159 if (state
->apply_cfg
) {
1160 s5k5baf_hw_set_fiv(state
, state
->req_fiv
);
1161 s5k5baf_hw_validate_cfg(state
);
1163 *i
= (struct v4l2_fract
){ state
->fiv
, 10000 };
1164 if (state
->fiv
== state
->req_fiv
)
1165 v4l2_info(&state
->sd
, "frame interval changed to %d00us\n",
1169 static int s5k5baf_s_frame_interval(struct v4l2_subdev
*sd
,
1170 struct v4l2_subdev_frame_interval
*fi
)
1172 struct s5k5baf
*state
= to_s5k5baf(sd
);
1174 mutex_lock(&state
->lock
);
1175 s5k5baf_set_frame_interval(state
, fi
);
1176 mutex_unlock(&state
->lock
);
1181 * V4L2 subdev pad level and video operations
1183 static int s5k5baf_enum_frame_interval(struct v4l2_subdev
*sd
,
1184 struct v4l2_subdev_fh
*fh
,
1185 struct v4l2_subdev_frame_interval_enum
*fie
)
1187 if (fie
->index
> S5K5BAF_MAX_FR_TIME
- S5K5BAF_MIN_FR_TIME
||
1188 fie
->pad
!= PAD_CIS
)
1191 v4l_bound_align_image(&fie
->width
, S5K5BAF_WIN_WIDTH_MIN
,
1192 S5K5BAF_CIS_WIDTH
, 1,
1193 &fie
->height
, S5K5BAF_WIN_HEIGHT_MIN
,
1194 S5K5BAF_CIS_HEIGHT
, 1, 0);
1196 fie
->interval
.numerator
= S5K5BAF_MIN_FR_TIME
+ fie
->index
;
1197 fie
->interval
.denominator
= 10000;
1202 static int s5k5baf_enum_mbus_code(struct v4l2_subdev
*sd
,
1203 struct v4l2_subdev_fh
*fh
,
1204 struct v4l2_subdev_mbus_code_enum
*code
)
1206 if (code
->pad
== PAD_CIS
) {
1207 if (code
->index
> 0)
1209 code
->code
= V4L2_MBUS_FMT_FIXED
;
1213 if (code
->index
>= ARRAY_SIZE(s5k5baf_formats
))
1216 code
->code
= s5k5baf_formats
[code
->index
].code
;
1220 static int s5k5baf_enum_frame_size(struct v4l2_subdev
*sd
,
1221 struct v4l2_subdev_fh
*fh
,
1222 struct v4l2_subdev_frame_size_enum
*fse
)
1229 if (fse
->pad
== PAD_CIS
) {
1230 fse
->code
= V4L2_MBUS_FMT_FIXED
;
1231 fse
->min_width
= S5K5BAF_CIS_WIDTH
;
1232 fse
->max_width
= S5K5BAF_CIS_WIDTH
;
1233 fse
->min_height
= S5K5BAF_CIS_HEIGHT
;
1234 fse
->max_height
= S5K5BAF_CIS_HEIGHT
;
1238 i
= ARRAY_SIZE(s5k5baf_formats
);
1240 if (fse
->code
== s5k5baf_formats
[i
].code
)
1242 fse
->code
= s5k5baf_formats
[i
].code
;
1243 fse
->min_width
= S5K5BAF_WIN_WIDTH_MIN
;
1244 fse
->max_width
= S5K5BAF_CIS_WIDTH
;
1245 fse
->max_height
= S5K5BAF_WIN_HEIGHT_MIN
;
1246 fse
->min_height
= S5K5BAF_CIS_HEIGHT
;
1251 static void s5k5baf_try_cis_format(struct v4l2_mbus_framefmt
*mf
)
1253 mf
->width
= S5K5BAF_CIS_WIDTH
;
1254 mf
->height
= S5K5BAF_CIS_HEIGHT
;
1255 mf
->code
= V4L2_MBUS_FMT_FIXED
;
1256 mf
->colorspace
= V4L2_COLORSPACE_JPEG
;
1257 mf
->field
= V4L2_FIELD_NONE
;
1260 static int s5k5baf_try_isp_format(struct v4l2_mbus_framefmt
*mf
)
1264 v4l_bound_align_image(&mf
->width
, S5K5BAF_WIN_WIDTH_MIN
,
1265 S5K5BAF_CIS_WIDTH
, 1,
1266 &mf
->height
, S5K5BAF_WIN_HEIGHT_MIN
,
1267 S5K5BAF_CIS_HEIGHT
, 1, 0);
1269 pixfmt
= s5k5baf_find_pixfmt(mf
);
1271 mf
->colorspace
= s5k5baf_formats
[pixfmt
].colorspace
;
1272 mf
->code
= s5k5baf_formats
[pixfmt
].code
;
1273 mf
->field
= V4L2_FIELD_NONE
;
1278 static int s5k5baf_get_fmt(struct v4l2_subdev
*sd
, struct v4l2_subdev_fh
*fh
,
1279 struct v4l2_subdev_format
*fmt
)
1281 struct s5k5baf
*state
= to_s5k5baf(sd
);
1282 const struct s5k5baf_pixfmt
*pixfmt
;
1283 struct v4l2_mbus_framefmt
*mf
;
1285 if (fmt
->which
== V4L2_SUBDEV_FORMAT_TRY
) {
1286 mf
= v4l2_subdev_get_try_format(fh
, fmt
->pad
);
1292 if (fmt
->pad
== PAD_CIS
) {
1293 s5k5baf_try_cis_format(mf
);
1296 mf
->field
= V4L2_FIELD_NONE
;
1297 mutex_lock(&state
->lock
);
1298 pixfmt
= &s5k5baf_formats
[state
->pixfmt
];
1299 mf
->width
= state
->crop_source
.width
;
1300 mf
->height
= state
->crop_source
.height
;
1301 mf
->code
= pixfmt
->code
;
1302 mf
->colorspace
= pixfmt
->colorspace
;
1303 mutex_unlock(&state
->lock
);
1308 static int s5k5baf_set_fmt(struct v4l2_subdev
*sd
, struct v4l2_subdev_fh
*fh
,
1309 struct v4l2_subdev_format
*fmt
)
1311 struct v4l2_mbus_framefmt
*mf
= &fmt
->format
;
1312 struct s5k5baf
*state
= to_s5k5baf(sd
);
1313 const struct s5k5baf_pixfmt
*pixfmt
;
1316 if (fmt
->which
== V4L2_SUBDEV_FORMAT_TRY
) {
1317 *v4l2_subdev_get_try_format(fh
, fmt
->pad
) = *mf
;
1321 if (fmt
->pad
== PAD_CIS
) {
1322 s5k5baf_try_cis_format(mf
);
1326 mutex_lock(&state
->lock
);
1328 if (state
->streaming
) {
1329 mutex_unlock(&state
->lock
);
1333 state
->pixfmt
= s5k5baf_try_isp_format(mf
);
1334 pixfmt
= &s5k5baf_formats
[state
->pixfmt
];
1335 mf
->code
= pixfmt
->code
;
1336 mf
->colorspace
= pixfmt
->colorspace
;
1337 mf
->width
= state
->crop_source
.width
;
1338 mf
->height
= state
->crop_source
.height
;
1340 mutex_unlock(&state
->lock
);
1344 enum selection_rect
{ R_CIS
, R_CROP_SINK
, R_COMPOSE
, R_CROP_SOURCE
, R_INVALID
};
1346 static enum selection_rect
s5k5baf_get_sel_rect(u32 pad
, u32 target
)
1349 case V4L2_SEL_TGT_CROP_BOUNDS
:
1350 return pad
? R_COMPOSE
: R_CIS
;
1351 case V4L2_SEL_TGT_CROP
:
1352 return pad
? R_CROP_SOURCE
: R_CROP_SINK
;
1353 case V4L2_SEL_TGT_COMPOSE_BOUNDS
:
1354 return pad
? R_INVALID
: R_CROP_SINK
;
1355 case V4L2_SEL_TGT_COMPOSE
:
1356 return pad
? R_INVALID
: R_COMPOSE
;
1362 static int s5k5baf_is_bound_target(u32 target
)
1364 return target
== V4L2_SEL_TGT_CROP_BOUNDS
||
1365 target
== V4L2_SEL_TGT_COMPOSE_BOUNDS
;
1368 static int s5k5baf_get_selection(struct v4l2_subdev
*sd
,
1369 struct v4l2_subdev_fh
*fh
,
1370 struct v4l2_subdev_selection
*sel
)
1372 static enum selection_rect rtype
;
1373 struct s5k5baf
*state
= to_s5k5baf(sd
);
1375 rtype
= s5k5baf_get_sel_rect(sel
->pad
, sel
->target
);
1381 sel
->r
= s5k5baf_cis_rect
;
1387 if (sel
->which
== V4L2_SUBDEV_FORMAT_TRY
) {
1388 if (rtype
== R_COMPOSE
)
1389 sel
->r
= *v4l2_subdev_get_try_compose(fh
, sel
->pad
);
1391 sel
->r
= *v4l2_subdev_get_try_crop(fh
, sel
->pad
);
1395 mutex_lock(&state
->lock
);
1398 sel
->r
= state
->crop_sink
;
1401 sel
->r
= state
->compose
;
1404 sel
->r
= state
->crop_source
;
1409 if (s5k5baf_is_bound_target(sel
->target
)) {
1413 mutex_unlock(&state
->lock
);
1418 /* bounds range [start, start+len) to [0, max) and aligns to 2 */
1419 static void s5k5baf_bound_range(u32
*start
, u32
*len
, u32 max
)
1423 if (*start
+ *len
> max
)
1424 *start
= max
- *len
;
1427 if (*len
< S5K5BAF_WIN_WIDTH_MIN
)
1428 *len
= S5K5BAF_WIN_WIDTH_MIN
;
1431 static void s5k5baf_bound_rect(struct v4l2_rect
*r
, u32 width
, u32 height
)
1433 s5k5baf_bound_range(&r
->left
, &r
->width
, width
);
1434 s5k5baf_bound_range(&r
->top
, &r
->height
, height
);
1437 static void s5k5baf_set_rect_and_adjust(struct v4l2_rect
**rects
,
1438 enum selection_rect first
,
1439 struct v4l2_rect
*v
)
1441 struct v4l2_rect
*r
, *br
;
1442 enum selection_rect i
= first
;
1448 s5k5baf_bound_rect(r
, br
->width
, br
->height
);
1449 } while (++i
!= R_INVALID
);
1453 static bool s5k5baf_cmp_rect(const struct v4l2_rect
*r1
,
1454 const struct v4l2_rect
*r2
)
1456 return !memcmp(r1
, r2
, sizeof(*r1
));
1459 static int s5k5baf_set_selection(struct v4l2_subdev
*sd
,
1460 struct v4l2_subdev_fh
*fh
,
1461 struct v4l2_subdev_selection
*sel
)
1463 static enum selection_rect rtype
;
1464 struct s5k5baf
*state
= to_s5k5baf(sd
);
1465 struct v4l2_rect
**rects
;
1468 rtype
= s5k5baf_get_sel_rect(sel
->pad
, sel
->target
);
1469 if (rtype
== R_INVALID
|| s5k5baf_is_bound_target(sel
->target
))
1472 /* allow only scaling on compose */
1473 if (rtype
== R_COMPOSE
) {
1478 if (sel
->which
== V4L2_SUBDEV_FORMAT_TRY
) {
1479 rects
= (struct v4l2_rect
* []) {
1481 v4l2_subdev_get_try_crop(fh
, PAD_CIS
),
1482 v4l2_subdev_get_try_compose(fh
, PAD_CIS
),
1483 v4l2_subdev_get_try_crop(fh
, PAD_OUT
)
1485 s5k5baf_set_rect_and_adjust(rects
, rtype
, &sel
->r
);
1489 rects
= (struct v4l2_rect
* []) {
1495 mutex_lock(&state
->lock
);
1496 if (state
->streaming
) {
1497 /* adjust sel->r to avoid output resolution change */
1498 if (rtype
< R_CROP_SOURCE
) {
1499 if (sel
->r
.width
< state
->crop_source
.width
)
1500 sel
->r
.width
= state
->crop_source
.width
;
1501 if (sel
->r
.height
< state
->crop_source
.height
)
1502 sel
->r
.height
= state
->crop_source
.height
;
1504 sel
->r
.width
= state
->crop_source
.width
;
1505 sel
->r
.height
= state
->crop_source
.height
;
1508 s5k5baf_set_rect_and_adjust(rects
, rtype
, &sel
->r
);
1509 if (!s5k5baf_cmp_rect(&state
->crop_sink
, &s5k5baf_cis_rect
) ||
1510 !s5k5baf_cmp_rect(&state
->compose
, &s5k5baf_cis_rect
))
1511 state
->apply_crop
= 1;
1512 if (state
->streaming
)
1513 ret
= s5k5baf_hw_set_crop_rects(state
);
1514 mutex_unlock(&state
->lock
);
1519 static const struct v4l2_subdev_pad_ops s5k5baf_cis_pad_ops
= {
1520 .enum_mbus_code
= s5k5baf_enum_mbus_code
,
1521 .enum_frame_size
= s5k5baf_enum_frame_size
,
1522 .get_fmt
= s5k5baf_get_fmt
,
1523 .set_fmt
= s5k5baf_set_fmt
,
1526 static const struct v4l2_subdev_pad_ops s5k5baf_pad_ops
= {
1527 .enum_mbus_code
= s5k5baf_enum_mbus_code
,
1528 .enum_frame_size
= s5k5baf_enum_frame_size
,
1529 .enum_frame_interval
= s5k5baf_enum_frame_interval
,
1530 .get_fmt
= s5k5baf_get_fmt
,
1531 .set_fmt
= s5k5baf_set_fmt
,
1532 .get_selection
= s5k5baf_get_selection
,
1533 .set_selection
= s5k5baf_set_selection
,
1536 static const struct v4l2_subdev_video_ops s5k5baf_video_ops
= {
1537 .g_frame_interval
= s5k5baf_g_frame_interval
,
1538 .s_frame_interval
= s5k5baf_s_frame_interval
,
1539 .s_stream
= s5k5baf_s_stream
,
1543 * V4L2 subdev controls
1546 static int s5k5baf_s_ctrl(struct v4l2_ctrl
*ctrl
)
1548 struct v4l2_subdev
*sd
= ctrl_to_sd(ctrl
);
1549 struct s5k5baf
*state
= to_s5k5baf(sd
);
1552 v4l2_dbg(1, debug
, sd
, "ctrl: %s, value: %d\n", ctrl
->name
, ctrl
->val
);
1554 mutex_lock(&state
->lock
);
1556 if (state
->power
== 0)
1560 case V4L2_CID_AUTO_WHITE_BALANCE
:
1561 s5k5baf_hw_set_awb(state
, ctrl
->val
);
1564 case V4L2_CID_BRIGHTNESS
:
1565 s5k5baf_write(state
, REG_USER_BRIGHTNESS
, ctrl
->val
);
1568 case V4L2_CID_COLORFX
:
1569 s5k5baf_hw_set_colorfx(state
, ctrl
->val
);
1572 case V4L2_CID_CONTRAST
:
1573 s5k5baf_write(state
, REG_USER_CONTRAST
, ctrl
->val
);
1576 case V4L2_CID_EXPOSURE_AUTO
:
1577 s5k5baf_hw_set_auto_exposure(state
, ctrl
->val
);
1580 case V4L2_CID_HFLIP
:
1581 s5k5baf_hw_set_mirror(state
);
1584 case V4L2_CID_POWER_LINE_FREQUENCY
:
1585 s5k5baf_hw_set_anti_flicker(state
, ctrl
->val
);
1588 case V4L2_CID_SATURATION
:
1589 s5k5baf_write(state
, REG_USER_SATURATION
, ctrl
->val
);
1592 case V4L2_CID_SHARPNESS
:
1593 s5k5baf_write(state
, REG_USER_SHARPBLUR
, ctrl
->val
);
1596 case V4L2_CID_WHITE_BALANCE_TEMPERATURE
:
1597 s5k5baf_write(state
, REG_P_COLORTEMP(0), ctrl
->val
);
1598 if (state
->apply_cfg
)
1599 s5k5baf_hw_sync_cfg(state
);
1602 case V4L2_CID_TEST_PATTERN
:
1603 s5k5baf_hw_set_test_pattern(state
, ctrl
->val
);
1607 ret
= s5k5baf_clear_error(state
);
1608 mutex_unlock(&state
->lock
);
1612 static const struct v4l2_ctrl_ops s5k5baf_ctrl_ops
= {
1613 .s_ctrl
= s5k5baf_s_ctrl
,
1616 static const char * const s5k5baf_test_pattern_menu
[] = {
1626 static int s5k5baf_initialize_ctrls(struct s5k5baf
*state
)
1628 const struct v4l2_ctrl_ops
*ops
= &s5k5baf_ctrl_ops
;
1629 struct s5k5baf_ctrls
*ctrls
= &state
->ctrls
;
1630 struct v4l2_ctrl_handler
*hdl
= &ctrls
->handler
;
1633 ret
= v4l2_ctrl_handler_init(hdl
, 16);
1635 v4l2_err(&state
->sd
, "cannot init ctrl handler (%d)\n", ret
);
1639 /* Auto white balance cluster */
1640 ctrls
->awb
= v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_AUTO_WHITE_BALANCE
,
1642 ctrls
->gain_red
= v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_RED_BALANCE
,
1643 0, 255, 1, S5K5BAF_GAIN_RED_DEF
);
1644 ctrls
->gain_blue
= v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_BLUE_BALANCE
,
1645 0, 255, 1, S5K5BAF_GAIN_BLUE_DEF
);
1646 v4l2_ctrl_auto_cluster(3, &ctrls
->awb
, 0, false);
1648 ctrls
->hflip
= v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_HFLIP
, 0, 1, 1, 0);
1649 ctrls
->vflip
= v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_VFLIP
, 0, 1, 1, 0);
1650 v4l2_ctrl_cluster(2, &ctrls
->hflip
);
1652 ctrls
->auto_exp
= v4l2_ctrl_new_std_menu(hdl
, ops
,
1653 V4L2_CID_EXPOSURE_AUTO
,
1654 V4L2_EXPOSURE_MANUAL
, 0, V4L2_EXPOSURE_AUTO
);
1655 /* Exposure time: x 1 us */
1656 ctrls
->exposure
= v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_EXPOSURE
,
1657 0, 6000000U, 1, 100000U);
1658 /* Total gain: 256 <=> 1x */
1659 ctrls
->gain
= v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_GAIN
,
1661 v4l2_ctrl_auto_cluster(3, &ctrls
->auto_exp
, 0, false);
1663 v4l2_ctrl_new_std_menu(hdl
, ops
, V4L2_CID_POWER_LINE_FREQUENCY
,
1664 V4L2_CID_POWER_LINE_FREQUENCY_AUTO
, 0,
1665 V4L2_CID_POWER_LINE_FREQUENCY_AUTO
);
1667 v4l2_ctrl_new_std_menu(hdl
, ops
, V4L2_CID_COLORFX
,
1668 V4L2_COLORFX_SKY_BLUE
, ~0x6f, V4L2_COLORFX_NONE
);
1670 v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_WHITE_BALANCE_TEMPERATURE
,
1673 v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_SATURATION
, -127, 127, 1, 0);
1674 v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_BRIGHTNESS
, -127, 127, 1, 0);
1675 v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_CONTRAST
, -127, 127, 1, 0);
1676 v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_SHARPNESS
, -127, 127, 1, 0);
1678 v4l2_ctrl_new_std_menu_items(hdl
, ops
, V4L2_CID_TEST_PATTERN
,
1679 ARRAY_SIZE(s5k5baf_test_pattern_menu
) - 1,
1680 0, 0, s5k5baf_test_pattern_menu
);
1683 v4l2_err(&state
->sd
, "error creating controls (%d)\n",
1686 v4l2_ctrl_handler_free(hdl
);
1690 state
->sd
.ctrl_handler
= hdl
;
1695 * V4L2 subdev internal operations
1697 static int s5k5baf_open(struct v4l2_subdev
*sd
, struct v4l2_subdev_fh
*fh
)
1699 struct v4l2_mbus_framefmt
*mf
;
1701 mf
= v4l2_subdev_get_try_format(fh
, PAD_CIS
);
1702 s5k5baf_try_cis_format(mf
);
1704 if (s5k5baf_is_cis_subdev(sd
))
1707 mf
= v4l2_subdev_get_try_format(fh
, PAD_OUT
);
1708 mf
->colorspace
= s5k5baf_formats
[0].colorspace
;
1709 mf
->code
= s5k5baf_formats
[0].code
;
1710 mf
->width
= s5k5baf_cis_rect
.width
;
1711 mf
->height
= s5k5baf_cis_rect
.height
;
1712 mf
->field
= V4L2_FIELD_NONE
;
1714 *v4l2_subdev_get_try_crop(fh
, PAD_CIS
) = s5k5baf_cis_rect
;
1715 *v4l2_subdev_get_try_compose(fh
, PAD_CIS
) = s5k5baf_cis_rect
;
1716 *v4l2_subdev_get_try_crop(fh
, PAD_OUT
) = s5k5baf_cis_rect
;
1721 static int s5k5baf_check_fw_revision(struct s5k5baf
*state
)
1723 u16 api_ver
= 0, fw_rev
= 0, s_id
= 0;
1726 api_ver
= s5k5baf_read(state
, REG_FW_APIVER
);
1727 fw_rev
= s5k5baf_read(state
, REG_FW_REVISION
) & 0xff;
1728 s_id
= s5k5baf_read(state
, REG_FW_SENSOR_ID
);
1729 ret
= s5k5baf_clear_error(state
);
1733 v4l2_info(&state
->sd
, "FW API=%#x, revision=%#x sensor_id=%#x\n",
1734 api_ver
, fw_rev
, s_id
);
1736 if (api_ver
!= S5K5BAF_FW_APIVER
) {
1737 v4l2_err(&state
->sd
, "FW API version not supported\n");
1744 static int s5k5baf_registered(struct v4l2_subdev
*sd
)
1746 struct s5k5baf
*state
= to_s5k5baf(sd
);
1749 ret
= v4l2_device_register_subdev(sd
->v4l2_dev
, &state
->cis_sd
);
1751 v4l2_err(sd
, "failed to register subdev %s\n",
1752 state
->cis_sd
.name
);
1754 ret
= media_entity_create_link(&state
->cis_sd
.entity
, PAD_CIS
,
1755 &state
->sd
.entity
, PAD_CIS
,
1756 MEDIA_LNK_FL_IMMUTABLE
|
1757 MEDIA_LNK_FL_ENABLED
);
1761 static void s5k5baf_unregistered(struct v4l2_subdev
*sd
)
1763 struct s5k5baf
*state
= to_s5k5baf(sd
);
1764 v4l2_device_unregister_subdev(&state
->cis_sd
);
1767 static const struct v4l2_subdev_ops s5k5baf_cis_subdev_ops
= {
1768 .pad
= &s5k5baf_cis_pad_ops
,
1771 static const struct v4l2_subdev_internal_ops s5k5baf_cis_subdev_internal_ops
= {
1772 .open
= s5k5baf_open
,
1775 static const struct v4l2_subdev_internal_ops s5k5baf_subdev_internal_ops
= {
1776 .registered
= s5k5baf_registered
,
1777 .unregistered
= s5k5baf_unregistered
,
1778 .open
= s5k5baf_open
,
1781 static const struct v4l2_subdev_core_ops s5k5baf_core_ops
= {
1782 .s_power
= s5k5baf_set_power
,
1783 .log_status
= v4l2_ctrl_subdev_log_status
,
1786 static const struct v4l2_subdev_ops s5k5baf_subdev_ops
= {
1787 .core
= &s5k5baf_core_ops
,
1788 .pad
= &s5k5baf_pad_ops
,
1789 .video
= &s5k5baf_video_ops
,
1792 static int s5k5baf_configure_gpios(struct s5k5baf
*state
)
1794 static const char const *name
[] = { "S5K5BAF_STBY", "S5K5BAF_RST" };
1795 struct i2c_client
*c
= v4l2_get_subdevdata(&state
->sd
);
1796 struct s5k5baf_gpio
*g
= state
->gpios
;
1799 for (i
= 0; i
< NUM_GPIOS
; ++i
) {
1800 int flags
= GPIOF_DIR_OUT
;
1802 flags
|= GPIOF_INIT_HIGH
;
1803 ret
= devm_gpio_request_one(&c
->dev
, g
[i
].gpio
, flags
, name
[i
]);
1805 v4l2_err(c
, "failed to request gpio %s\n", name
[i
]);
1812 static int s5k5baf_parse_gpios(struct s5k5baf_gpio
*gpios
, struct device
*dev
)
1814 static const char * const names
[] = {
1818 struct device_node
*node
= dev
->of_node
;
1819 enum of_gpio_flags flags
;
1822 for (i
= 0; i
< NUM_GPIOS
; ++i
) {
1823 ret
= of_get_named_gpio_flags(node
, names
[i
], 0, &flags
);
1825 dev_err(dev
, "no %s GPIO pin provided\n", names
[i
]);
1828 gpios
[i
].gpio
= ret
;
1829 gpios
[i
].level
= !(flags
& OF_GPIO_ACTIVE_LOW
);
1835 static int s5k5baf_parse_device_node(struct s5k5baf
*state
, struct device
*dev
)
1837 struct device_node
*node
= dev
->of_node
;
1838 struct device_node
*node_ep
;
1839 struct v4l2_of_endpoint ep
;
1843 dev_err(dev
, "no device-tree node provided\n");
1847 ret
= of_property_read_u32(node
, "clock-frequency",
1848 &state
->mclk_frequency
);
1850 state
->mclk_frequency
= S5K5BAF_DEFAULT_MCLK_FREQ
;
1851 dev_info(dev
, "using default %u Hz clock frequency\n",
1852 state
->mclk_frequency
);
1855 ret
= s5k5baf_parse_gpios(state
->gpios
, dev
);
1859 node_ep
= of_graph_get_next_endpoint(node
, NULL
);
1861 dev_err(dev
, "no endpoint defined at node %s\n",
1866 v4l2_of_parse_endpoint(node_ep
, &ep
);
1867 of_node_put(node_ep
);
1868 state
->bus_type
= ep
.bus_type
;
1870 switch (state
->bus_type
) {
1871 case V4L2_MBUS_CSI2
:
1872 state
->nlanes
= ep
.bus
.mipi_csi2
.num_data_lanes
;
1874 case V4L2_MBUS_PARALLEL
:
1877 dev_err(dev
, "unsupported bus in endpoint defined at node %s\n",
1885 static int s5k5baf_configure_subdevs(struct s5k5baf
*state
,
1886 struct i2c_client
*c
)
1888 struct v4l2_subdev
*sd
;
1891 sd
= &state
->cis_sd
;
1892 v4l2_subdev_init(sd
, &s5k5baf_cis_subdev_ops
);
1893 sd
->owner
= THIS_MODULE
;
1894 v4l2_set_subdevdata(sd
, state
);
1895 snprintf(sd
->name
, sizeof(sd
->name
), "S5K5BAF-CIS %d-%04x",
1896 i2c_adapter_id(c
->adapter
), c
->addr
);
1898 sd
->internal_ops
= &s5k5baf_cis_subdev_internal_ops
;
1899 sd
->flags
|= V4L2_SUBDEV_FL_HAS_DEVNODE
;
1901 state
->cis_pad
.flags
= MEDIA_PAD_FL_SOURCE
;
1902 sd
->entity
.type
= MEDIA_ENT_T_V4L2_SUBDEV_SENSOR
;
1903 ret
= media_entity_init(&sd
->entity
, NUM_CIS_PADS
, &state
->cis_pad
, 0);
1908 v4l2_i2c_subdev_init(sd
, c
, &s5k5baf_subdev_ops
);
1909 snprintf(sd
->name
, sizeof(sd
->name
), "S5K5BAF-ISP %d-%04x",
1910 i2c_adapter_id(c
->adapter
), c
->addr
);
1912 sd
->internal_ops
= &s5k5baf_subdev_internal_ops
;
1913 sd
->flags
|= V4L2_SUBDEV_FL_HAS_DEVNODE
;
1915 state
->pads
[PAD_CIS
].flags
= MEDIA_PAD_FL_SINK
;
1916 state
->pads
[PAD_OUT
].flags
= MEDIA_PAD_FL_SOURCE
;
1917 sd
->entity
.type
= MEDIA_ENT_T_V4L2_SUBDEV
;
1918 ret
= media_entity_init(&sd
->entity
, NUM_ISP_PADS
, state
->pads
, 0);
1923 media_entity_cleanup(&state
->cis_sd
.entity
);
1925 dev_err(&c
->dev
, "cannot init media entity %s\n", sd
->name
);
1929 static int s5k5baf_configure_regulators(struct s5k5baf
*state
)
1931 struct i2c_client
*c
= v4l2_get_subdevdata(&state
->sd
);
1935 for (i
= 0; i
< S5K5BAF_NUM_SUPPLIES
; i
++)
1936 state
->supplies
[i
].supply
= s5k5baf_supply_names
[i
];
1938 ret
= devm_regulator_bulk_get(&c
->dev
, S5K5BAF_NUM_SUPPLIES
,
1941 v4l2_err(c
, "failed to get regulators\n");
1945 static int s5k5baf_probe(struct i2c_client
*c
,
1946 const struct i2c_device_id
*id
)
1948 struct s5k5baf
*state
;
1951 state
= devm_kzalloc(&c
->dev
, sizeof(*state
), GFP_KERNEL
);
1955 mutex_init(&state
->lock
);
1956 state
->crop_sink
= s5k5baf_cis_rect
;
1957 state
->compose
= s5k5baf_cis_rect
;
1958 state
->crop_source
= s5k5baf_cis_rect
;
1960 ret
= s5k5baf_parse_device_node(state
, &c
->dev
);
1964 ret
= s5k5baf_configure_subdevs(state
, c
);
1968 ret
= s5k5baf_configure_gpios(state
);
1972 ret
= s5k5baf_configure_regulators(state
);
1976 state
->clock
= devm_clk_get(state
->sd
.dev
, S5K5BAF_CLK_NAME
);
1977 if (IS_ERR(state
->clock
)) {
1978 ret
= -EPROBE_DEFER
;
1982 ret
= s5k5baf_power_on(state
);
1984 ret
= -EPROBE_DEFER
;
1987 s5k5baf_hw_init(state
);
1988 ret
= s5k5baf_check_fw_revision(state
);
1990 s5k5baf_power_off(state
);
1994 ret
= s5k5baf_initialize_ctrls(state
);
1998 ret
= v4l2_async_register_subdev(&state
->sd
);
2005 v4l2_ctrl_handler_free(state
->sd
.ctrl_handler
);
2007 media_entity_cleanup(&state
->sd
.entity
);
2008 media_entity_cleanup(&state
->cis_sd
.entity
);
2012 static int s5k5baf_remove(struct i2c_client
*c
)
2014 struct v4l2_subdev
*sd
= i2c_get_clientdata(c
);
2015 struct s5k5baf
*state
= to_s5k5baf(sd
);
2017 v4l2_async_unregister_subdev(sd
);
2018 v4l2_ctrl_handler_free(sd
->ctrl_handler
);
2019 media_entity_cleanup(&sd
->entity
);
2021 sd
= &state
->cis_sd
;
2022 v4l2_device_unregister_subdev(sd
);
2023 media_entity_cleanup(&sd
->entity
);
2028 static const struct i2c_device_id s5k5baf_id
[] = {
2029 { S5K5BAF_DRIVER_NAME
, 0 },
2032 MODULE_DEVICE_TABLE(i2c
, s5k5baf_id
);
2034 static const struct of_device_id s5k5baf_of_match
[] = {
2035 { .compatible
= "samsung,s5k5baf" },
2038 MODULE_DEVICE_TABLE(of
, s5k5baf_of_match
);
2040 static struct i2c_driver s5k5baf_i2c_driver
= {
2042 .of_match_table
= s5k5baf_of_match
,
2043 .name
= S5K5BAF_DRIVER_NAME
2045 .probe
= s5k5baf_probe
,
2046 .remove
= s5k5baf_remove
,
2047 .id_table
= s5k5baf_id
,
2050 module_i2c_driver(s5k5baf_i2c_driver
);
2052 MODULE_DESCRIPTION("Samsung S5K5BAF(X) UXGA camera driver");
2053 MODULE_AUTHOR("Andrzej Hajda <a.hajda@samsung.com>");
2054 MODULE_LICENSE("GPL v2");