4 * Compaq ASIC3 support.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * Copyright 2001 Compaq Computer Corporation.
11 * Copyright 2004-2005 Phil Blundell
12 * Copyright 2007-2008 OpenedHand Ltd.
14 * Authors: Phil Blundell <pb@handhelds.org>,
15 * Samuel Ortiz <sameo@openedhand.com>
19 #include <linux/kernel.h>
20 #include <linux/delay.h>
21 #include <linux/irq.h>
22 #include <linux/gpio.h>
23 #include <linux/export.h>
25 #include <linux/slab.h>
26 #include <linux/spinlock.h>
27 #include <linux/platform_device.h>
29 #include <linux/mfd/asic3.h>
30 #include <linux/mfd/core.h>
31 #include <linux/mfd/ds1wm.h>
32 #include <linux/mfd/tmio.h>
34 #include <linux/mmc/host.h>
57 #define INIT_CDEX(_name, _rate) \
58 [ASIC3_CLOCK_##_name] = { \
59 .cdex = CLOCK_CDEX_##_name, \
63 static struct asic3_clk asic3_clk_init
[] __initdata
= {
65 INIT_CDEX(OWM
, 5000000),
71 INIT_CDEX(SD_HOST
, 24576000),
72 INIT_CDEX(SD_BUS
, 12288000),
74 INIT_CDEX(EX0
, 32768),
75 INIT_CDEX(EX1
, 24576000),
79 void __iomem
*mapping
;
80 unsigned int bus_shift
;
82 unsigned int irq_base
;
85 struct gpio_chip gpio
;
87 void __iomem
*tmio_cnf
;
89 struct asic3_clk clocks
[ARRAY_SIZE(asic3_clk_init
)];
92 static int asic3_gpio_get(struct gpio_chip
*chip
, unsigned offset
);
94 void asic3_write_register(struct asic3
*asic
, unsigned int reg
, u32 value
)
96 iowrite16(value
, asic
->mapping
+
97 (reg
>> asic
->bus_shift
));
99 EXPORT_SYMBOL_GPL(asic3_write_register
);
101 u32
asic3_read_register(struct asic3
*asic
, unsigned int reg
)
103 return ioread16(asic
->mapping
+
104 (reg
>> asic
->bus_shift
));
106 EXPORT_SYMBOL_GPL(asic3_read_register
);
108 static void asic3_set_register(struct asic3
*asic
, u32 reg
, u32 bits
, bool set
)
113 raw_spin_lock_irqsave(&asic
->lock
, flags
);
114 val
= asic3_read_register(asic
, reg
);
119 asic3_write_register(asic
, reg
, val
);
120 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
124 #define MAX_ASIC_ISR_LOOPS 20
125 #define ASIC3_GPIO_BASE_INCR \
126 (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)
128 static void asic3_irq_flip_edge(struct asic3
*asic
,
134 raw_spin_lock_irqsave(&asic
->lock
, flags
);
135 edge
= asic3_read_register(asic
,
136 base
+ ASIC3_GPIO_EDGE_TRIGGER
);
138 asic3_write_register(asic
,
139 base
+ ASIC3_GPIO_EDGE_TRIGGER
, edge
);
140 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
143 static void asic3_irq_demux(struct irq_desc
*desc
)
145 struct asic3
*asic
= irq_desc_get_handler_data(desc
);
146 struct irq_data
*data
= irq_desc_get_irq_data(desc
);
150 data
->chip
->irq_ack(data
);
152 for (iter
= 0 ; iter
< MAX_ASIC_ISR_LOOPS
; iter
++) {
156 raw_spin_lock_irqsave(&asic
->lock
, flags
);
157 status
= asic3_read_register(asic
,
158 ASIC3_OFFSET(INTR
, P_INT_STAT
));
159 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
161 /* Check all ten register bits */
162 if ((status
& 0x3ff) == 0)
165 /* Handle GPIO IRQs */
166 for (bank
= 0; bank
< ASIC3_NUM_GPIO_BANKS
; bank
++) {
167 if (status
& (1 << bank
)) {
168 unsigned long base
, istat
;
170 base
= ASIC3_GPIO_A_BASE
171 + bank
* ASIC3_GPIO_BASE_INCR
;
172 raw_spin_lock_irqsave(&asic
->lock
, flags
);
173 istat
= asic3_read_register(asic
,
175 ASIC3_GPIO_INT_STATUS
);
176 /* Clearing IntStatus */
177 asic3_write_register(asic
,
179 ASIC3_GPIO_INT_STATUS
, 0);
180 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
182 for (i
= 0; i
< ASIC3_GPIOS_PER_BANK
; i
++) {
189 irqnr
= asic
->irq_base
+
190 (ASIC3_GPIOS_PER_BANK
* bank
)
192 generic_handle_irq(irqnr
);
193 if (asic
->irq_bothedge
[bank
] & bit
)
194 asic3_irq_flip_edge(asic
, base
,
200 /* Handle remaining IRQs in the status register */
201 for (i
= ASIC3_NUM_GPIOS
; i
< ASIC3_NR_IRQS
; i
++) {
202 /* They start at bit 4 and go up */
203 if (status
& (1 << (i
- ASIC3_NUM_GPIOS
+ 4)))
204 generic_handle_irq(asic
->irq_base
+ i
);
208 if (iter
>= MAX_ASIC_ISR_LOOPS
)
209 dev_err(asic
->dev
, "interrupt processing overrun\n");
212 static inline int asic3_irq_to_bank(struct asic3
*asic
, int irq
)
216 n
= (irq
- asic
->irq_base
) >> 4;
218 return (n
* (ASIC3_GPIO_B_BASE
- ASIC3_GPIO_A_BASE
));
221 static inline int asic3_irq_to_index(struct asic3
*asic
, int irq
)
223 return (irq
- asic
->irq_base
) & 0xf;
226 static void asic3_mask_gpio_irq(struct irq_data
*data
)
228 struct asic3
*asic
= irq_data_get_irq_chip_data(data
);
229 u32 val
, bank
, index
;
232 bank
= asic3_irq_to_bank(asic
, data
->irq
);
233 index
= asic3_irq_to_index(asic
, data
->irq
);
235 raw_spin_lock_irqsave(&asic
->lock
, flags
);
236 val
= asic3_read_register(asic
, bank
+ ASIC3_GPIO_MASK
);
238 asic3_write_register(asic
, bank
+ ASIC3_GPIO_MASK
, val
);
239 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
242 static void asic3_mask_irq(struct irq_data
*data
)
244 struct asic3
*asic
= irq_data_get_irq_chip_data(data
);
248 raw_spin_lock_irqsave(&asic
->lock
, flags
);
249 regval
= asic3_read_register(asic
,
251 ASIC3_INTR_INT_MASK
);
253 regval
&= ~(ASIC3_INTMASK_MASK0
<<
254 (data
->irq
- (asic
->irq_base
+ ASIC3_NUM_GPIOS
)));
256 asic3_write_register(asic
,
260 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
263 static void asic3_unmask_gpio_irq(struct irq_data
*data
)
265 struct asic3
*asic
= irq_data_get_irq_chip_data(data
);
266 u32 val
, bank
, index
;
269 bank
= asic3_irq_to_bank(asic
, data
->irq
);
270 index
= asic3_irq_to_index(asic
, data
->irq
);
272 raw_spin_lock_irqsave(&asic
->lock
, flags
);
273 val
= asic3_read_register(asic
, bank
+ ASIC3_GPIO_MASK
);
274 val
&= ~(1 << index
);
275 asic3_write_register(asic
, bank
+ ASIC3_GPIO_MASK
, val
);
276 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
279 static void asic3_unmask_irq(struct irq_data
*data
)
281 struct asic3
*asic
= irq_data_get_irq_chip_data(data
);
285 raw_spin_lock_irqsave(&asic
->lock
, flags
);
286 regval
= asic3_read_register(asic
,
288 ASIC3_INTR_INT_MASK
);
290 regval
|= (ASIC3_INTMASK_MASK0
<<
291 (data
->irq
- (asic
->irq_base
+ ASIC3_NUM_GPIOS
)));
293 asic3_write_register(asic
,
297 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
300 static int asic3_gpio_irq_type(struct irq_data
*data
, unsigned int type
)
302 struct asic3
*asic
= irq_data_get_irq_chip_data(data
);
304 u16 trigger
, level
, edge
, bit
;
307 bank
= asic3_irq_to_bank(asic
, data
->irq
);
308 index
= asic3_irq_to_index(asic
, data
->irq
);
311 raw_spin_lock_irqsave(&asic
->lock
, flags
);
312 level
= asic3_read_register(asic
,
313 bank
+ ASIC3_GPIO_LEVEL_TRIGGER
);
314 edge
= asic3_read_register(asic
,
315 bank
+ ASIC3_GPIO_EDGE_TRIGGER
);
316 trigger
= asic3_read_register(asic
,
317 bank
+ ASIC3_GPIO_TRIGGER_TYPE
);
318 asic
->irq_bothedge
[(data
->irq
- asic
->irq_base
) >> 4] &= ~bit
;
320 if (type
== IRQ_TYPE_EDGE_RISING
) {
323 } else if (type
== IRQ_TYPE_EDGE_FALLING
) {
326 } else if (type
== IRQ_TYPE_EDGE_BOTH
) {
328 if (asic3_gpio_get(&asic
->gpio
, data
->irq
- asic
->irq_base
))
332 asic
->irq_bothedge
[(data
->irq
- asic
->irq_base
) >> 4] |= bit
;
333 } else if (type
== IRQ_TYPE_LEVEL_LOW
) {
336 } else if (type
== IRQ_TYPE_LEVEL_HIGH
) {
341 * if type == IRQ_TYPE_NONE, we should mask interrupts, but
342 * be careful to not unmask them if mask was also called.
343 * Probably need internal state for mask.
345 dev_notice(asic
->dev
, "irq type not changed\n");
347 asic3_write_register(asic
, bank
+ ASIC3_GPIO_LEVEL_TRIGGER
,
349 asic3_write_register(asic
, bank
+ ASIC3_GPIO_EDGE_TRIGGER
,
351 asic3_write_register(asic
, bank
+ ASIC3_GPIO_TRIGGER_TYPE
,
353 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
357 static int asic3_gpio_irq_set_wake(struct irq_data
*data
, unsigned int on
)
359 struct asic3
*asic
= irq_data_get_irq_chip_data(data
);
363 bank
= asic3_irq_to_bank(asic
, data
->irq
);
364 index
= asic3_irq_to_index(asic
, data
->irq
);
367 asic3_set_register(asic
, bank
+ ASIC3_GPIO_SLEEP_MASK
, bit
, !on
);
372 static struct irq_chip asic3_gpio_irq_chip
= {
373 .name
= "ASIC3-GPIO",
374 .irq_ack
= asic3_mask_gpio_irq
,
375 .irq_mask
= asic3_mask_gpio_irq
,
376 .irq_unmask
= asic3_unmask_gpio_irq
,
377 .irq_set_type
= asic3_gpio_irq_type
,
378 .irq_set_wake
= asic3_gpio_irq_set_wake
,
381 static struct irq_chip asic3_irq_chip
= {
383 .irq_ack
= asic3_mask_irq
,
384 .irq_mask
= asic3_mask_irq
,
385 .irq_unmask
= asic3_unmask_irq
,
388 static int __init
asic3_irq_probe(struct platform_device
*pdev
)
390 struct asic3
*asic
= platform_get_drvdata(pdev
);
391 unsigned long clksel
= 0;
392 unsigned int irq
, irq_base
;
395 ret
= platform_get_irq(pdev
, 0);
400 /* turn on clock to IRQ controller */
401 clksel
|= CLOCK_SEL_CX
;
402 asic3_write_register(asic
, ASIC3_OFFSET(CLOCK
, SEL
),
405 irq_base
= asic
->irq_base
;
407 for (irq
= irq_base
; irq
< irq_base
+ ASIC3_NR_IRQS
; irq
++) {
408 if (irq
< asic
->irq_base
+ ASIC3_NUM_GPIOS
)
409 irq_set_chip(irq
, &asic3_gpio_irq_chip
);
411 irq_set_chip(irq
, &asic3_irq_chip
);
413 irq_set_chip_data(irq
, asic
);
414 irq_set_handler(irq
, handle_level_irq
);
415 irq_clear_status_flags(irq
, IRQ_NOREQUEST
| IRQ_NOPROBE
);
418 asic3_write_register(asic
, ASIC3_OFFSET(INTR
, INT_MASK
),
419 ASIC3_INTMASK_GINTMASK
);
421 irq_set_chained_handler_and_data(asic
->irq_nr
, asic3_irq_demux
, asic
);
422 irq_set_irq_type(asic
->irq_nr
, IRQ_TYPE_EDGE_RISING
);
427 static void asic3_irq_remove(struct platform_device
*pdev
)
429 struct asic3
*asic
= platform_get_drvdata(pdev
);
430 unsigned int irq
, irq_base
;
432 irq_base
= asic
->irq_base
;
434 for (irq
= irq_base
; irq
< irq_base
+ ASIC3_NR_IRQS
; irq
++) {
435 irq_set_status_flags(irq
, IRQ_NOREQUEST
| IRQ_NOPROBE
);
436 irq_set_chip_and_handler(irq
, NULL
, NULL
);
437 irq_set_chip_data(irq
, NULL
);
439 irq_set_chained_handler(asic
->irq_nr
, NULL
);
443 static int asic3_gpio_direction(struct gpio_chip
*chip
,
444 unsigned offset
, int out
)
446 u32 mask
= ASIC3_GPIO_TO_MASK(offset
), out_reg
;
447 unsigned int gpio_base
;
451 asic
= gpiochip_get_data(chip
);
452 gpio_base
= ASIC3_GPIO_TO_BASE(offset
);
454 if (gpio_base
> ASIC3_GPIO_D_BASE
) {
455 dev_err(asic
->dev
, "Invalid base (0x%x) for gpio %d\n",
460 raw_spin_lock_irqsave(&asic
->lock
, flags
);
462 out_reg
= asic3_read_register(asic
, gpio_base
+ ASIC3_GPIO_DIRECTION
);
464 /* Input is 0, Output is 1 */
470 asic3_write_register(asic
, gpio_base
+ ASIC3_GPIO_DIRECTION
, out_reg
);
472 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
478 static int asic3_gpio_direction_input(struct gpio_chip
*chip
,
481 return asic3_gpio_direction(chip
, offset
, 0);
484 static int asic3_gpio_direction_output(struct gpio_chip
*chip
,
485 unsigned offset
, int value
)
487 return asic3_gpio_direction(chip
, offset
, 1);
490 static int asic3_gpio_get(struct gpio_chip
*chip
,
493 unsigned int gpio_base
;
494 u32 mask
= ASIC3_GPIO_TO_MASK(offset
);
497 asic
= gpiochip_get_data(chip
);
498 gpio_base
= ASIC3_GPIO_TO_BASE(offset
);
500 if (gpio_base
> ASIC3_GPIO_D_BASE
) {
501 dev_err(asic
->dev
, "Invalid base (0x%x) for gpio %d\n",
506 return !!(asic3_read_register(asic
,
507 gpio_base
+ ASIC3_GPIO_STATUS
) & mask
);
510 static void asic3_gpio_set(struct gpio_chip
*chip
,
511 unsigned offset
, int value
)
514 unsigned int gpio_base
;
518 asic
= gpiochip_get_data(chip
);
519 gpio_base
= ASIC3_GPIO_TO_BASE(offset
);
521 if (gpio_base
> ASIC3_GPIO_D_BASE
) {
522 dev_err(asic
->dev
, "Invalid base (0x%x) for gpio %d\n",
527 mask
= ASIC3_GPIO_TO_MASK(offset
);
529 raw_spin_lock_irqsave(&asic
->lock
, flags
);
531 out_reg
= asic3_read_register(asic
, gpio_base
+ ASIC3_GPIO_OUT
);
538 asic3_write_register(asic
, gpio_base
+ ASIC3_GPIO_OUT
, out_reg
);
540 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
543 static int asic3_gpio_to_irq(struct gpio_chip
*chip
, unsigned offset
)
545 struct asic3
*asic
= gpiochip_get_data(chip
);
547 return asic
->irq_base
+ offset
;
550 static __init
int asic3_gpio_probe(struct platform_device
*pdev
,
551 u16
*gpio_config
, int num
)
553 struct asic3
*asic
= platform_get_drvdata(pdev
);
554 u16 alt_reg
[ASIC3_NUM_GPIO_BANKS
];
555 u16 out_reg
[ASIC3_NUM_GPIO_BANKS
];
556 u16 dir_reg
[ASIC3_NUM_GPIO_BANKS
];
559 memset(alt_reg
, 0, ASIC3_NUM_GPIO_BANKS
* sizeof(u16
));
560 memset(out_reg
, 0, ASIC3_NUM_GPIO_BANKS
* sizeof(u16
));
561 memset(dir_reg
, 0, ASIC3_NUM_GPIO_BANKS
* sizeof(u16
));
563 /* Enable all GPIOs */
564 asic3_write_register(asic
, ASIC3_GPIO_OFFSET(A
, MASK
), 0xffff);
565 asic3_write_register(asic
, ASIC3_GPIO_OFFSET(B
, MASK
), 0xffff);
566 asic3_write_register(asic
, ASIC3_GPIO_OFFSET(C
, MASK
), 0xffff);
567 asic3_write_register(asic
, ASIC3_GPIO_OFFSET(D
, MASK
), 0xffff);
569 for (i
= 0; i
< num
; i
++) {
570 u8 alt
, pin
, dir
, init
, bank_num
, bit_num
;
571 u16 config
= gpio_config
[i
];
573 pin
= ASIC3_CONFIG_GPIO_PIN(config
);
574 alt
= ASIC3_CONFIG_GPIO_ALT(config
);
575 dir
= ASIC3_CONFIG_GPIO_DIR(config
);
576 init
= ASIC3_CONFIG_GPIO_INIT(config
);
578 bank_num
= ASIC3_GPIO_TO_BANK(pin
);
579 bit_num
= ASIC3_GPIO_TO_BIT(pin
);
581 alt_reg
[bank_num
] |= (alt
<< bit_num
);
582 out_reg
[bank_num
] |= (init
<< bit_num
);
583 dir_reg
[bank_num
] |= (dir
<< bit_num
);
586 for (i
= 0; i
< ASIC3_NUM_GPIO_BANKS
; i
++) {
587 asic3_write_register(asic
,
588 ASIC3_BANK_TO_BASE(i
) +
589 ASIC3_GPIO_DIRECTION
,
591 asic3_write_register(asic
,
592 ASIC3_BANK_TO_BASE(i
) + ASIC3_GPIO_OUT
,
594 asic3_write_register(asic
,
595 ASIC3_BANK_TO_BASE(i
) +
596 ASIC3_GPIO_ALT_FUNCTION
,
600 return gpiochip_add_data(&asic
->gpio
, asic
);
603 static int asic3_gpio_remove(struct platform_device
*pdev
)
605 struct asic3
*asic
= platform_get_drvdata(pdev
);
607 gpiochip_remove(&asic
->gpio
);
611 static void asic3_clk_enable(struct asic3
*asic
, struct asic3_clk
*clk
)
616 raw_spin_lock_irqsave(&asic
->lock
, flags
);
617 if (clk
->enabled
++ == 0) {
618 cdex
= asic3_read_register(asic
, ASIC3_OFFSET(CLOCK
, CDEX
));
620 asic3_write_register(asic
, ASIC3_OFFSET(CLOCK
, CDEX
), cdex
);
622 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
625 static void asic3_clk_disable(struct asic3
*asic
, struct asic3_clk
*clk
)
630 WARN_ON(clk
->enabled
== 0);
632 raw_spin_lock_irqsave(&asic
->lock
, flags
);
633 if (--clk
->enabled
== 0) {
634 cdex
= asic3_read_register(asic
, ASIC3_OFFSET(CLOCK
, CDEX
));
636 asic3_write_register(asic
, ASIC3_OFFSET(CLOCK
, CDEX
), cdex
);
638 raw_spin_unlock_irqrestore(&asic
->lock
, flags
);
641 /* MFD cells (SPI, PWM, LED, DS1WM, MMC) */
642 static struct ds1wm_driver_data ds1wm_pdata
= {
644 .reset_recover_delay
= 1,
647 static struct resource ds1wm_resources
[] = {
649 .start
= ASIC3_OWM_BASE
,
650 .end
= ASIC3_OWM_BASE
+ 0x13,
651 .flags
= IORESOURCE_MEM
,
654 .start
= ASIC3_IRQ_OWM
,
655 .end
= ASIC3_IRQ_OWM
,
656 .flags
= IORESOURCE_IRQ
| IORESOURCE_IRQ_HIGHEDGE
,
660 static int ds1wm_enable(struct platform_device
*pdev
)
662 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
664 /* Turn on external clocks and the OWM clock */
665 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX0
]);
666 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX1
]);
667 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_OWM
]);
668 usleep_range(1000, 5000);
670 /* Reset and enable DS1WM */
671 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, RESET
),
672 ASIC3_EXTCF_OWM_RESET
, 1);
673 usleep_range(1000, 5000);
674 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, RESET
),
675 ASIC3_EXTCF_OWM_RESET
, 0);
676 usleep_range(1000, 5000);
677 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, SELECT
),
678 ASIC3_EXTCF_OWM_EN
, 1);
679 usleep_range(1000, 5000);
684 static int ds1wm_disable(struct platform_device
*pdev
)
686 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
688 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, SELECT
),
689 ASIC3_EXTCF_OWM_EN
, 0);
691 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_OWM
]);
692 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX0
]);
693 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX1
]);
698 static const struct mfd_cell asic3_cell_ds1wm
= {
700 .enable
= ds1wm_enable
,
701 .disable
= ds1wm_disable
,
702 .platform_data
= &ds1wm_pdata
,
703 .pdata_size
= sizeof(ds1wm_pdata
),
704 .num_resources
= ARRAY_SIZE(ds1wm_resources
),
705 .resources
= ds1wm_resources
,
708 static void asic3_mmc_pwr(struct platform_device
*pdev
, int state
)
710 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
712 tmio_core_mmc_pwr(asic
->tmio_cnf
, 1 - asic
->bus_shift
, state
);
715 static void asic3_mmc_clk_div(struct platform_device
*pdev
, int state
)
717 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
719 tmio_core_mmc_clk_div(asic
->tmio_cnf
, 1 - asic
->bus_shift
, state
);
722 static struct tmio_mmc_data asic3_mmc_data
= {
724 .ocr_mask
= MMC_VDD_32_33
| MMC_VDD_33_34
,
725 .set_pwr
= asic3_mmc_pwr
,
726 .set_clk_div
= asic3_mmc_clk_div
,
729 static struct resource asic3_mmc_resources
[] = {
731 .start
= ASIC3_SD_CTRL_BASE
,
732 .end
= ASIC3_SD_CTRL_BASE
+ 0x3ff,
733 .flags
= IORESOURCE_MEM
,
738 .flags
= IORESOURCE_IRQ
,
742 static int asic3_mmc_enable(struct platform_device
*pdev
)
744 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
746 /* Not sure if it must be done bit by bit, but leaving as-is */
747 asic3_set_register(asic
, ASIC3_OFFSET(SDHWCTRL
, SDCONF
),
748 ASIC3_SDHWCTRL_LEVCD
, 1);
749 asic3_set_register(asic
, ASIC3_OFFSET(SDHWCTRL
, SDCONF
),
750 ASIC3_SDHWCTRL_LEVWP
, 1);
751 asic3_set_register(asic
, ASIC3_OFFSET(SDHWCTRL
, SDCONF
),
752 ASIC3_SDHWCTRL_SUSPEND
, 0);
753 asic3_set_register(asic
, ASIC3_OFFSET(SDHWCTRL
, SDCONF
),
754 ASIC3_SDHWCTRL_PCLR
, 0);
756 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX0
]);
757 /* CLK32 used for card detection and for interruption detection
758 * when HCLK is stopped.
760 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX1
]);
761 usleep_range(1000, 5000);
763 /* HCLK 24.576 MHz, BCLK 12.288 MHz: */
764 asic3_write_register(asic
, ASIC3_OFFSET(CLOCK
, SEL
),
765 CLOCK_SEL_CX
| CLOCK_SEL_SD_HCLK_SEL
);
767 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_SD_HOST
]);
768 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_SD_BUS
]);
769 usleep_range(1000, 5000);
771 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, SELECT
),
772 ASIC3_EXTCF_SD_MEM_ENABLE
, 1);
774 /* Enable SD card slot 3.3V power supply */
775 asic3_set_register(asic
, ASIC3_OFFSET(SDHWCTRL
, SDCONF
),
776 ASIC3_SDHWCTRL_SDPWR
, 1);
778 /* ASIC3_SD_CTRL_BASE assumes 32-bit addressing, TMIO is 16-bit */
779 tmio_core_mmc_enable(asic
->tmio_cnf
, 1 - asic
->bus_shift
,
780 ASIC3_SD_CTRL_BASE
>> 1);
785 static int asic3_mmc_disable(struct platform_device
*pdev
)
787 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
789 /* Put in suspend mode */
790 asic3_set_register(asic
, ASIC3_OFFSET(SDHWCTRL
, SDCONF
),
791 ASIC3_SDHWCTRL_SUSPEND
, 1);
794 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_SD_HOST
]);
795 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_SD_BUS
]);
796 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX0
]);
797 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX1
]);
801 static const struct mfd_cell asic3_cell_mmc
= {
803 .enable
= asic3_mmc_enable
,
804 .disable
= asic3_mmc_disable
,
805 .suspend
= asic3_mmc_disable
,
806 .resume
= asic3_mmc_enable
,
807 .platform_data
= &asic3_mmc_data
,
808 .pdata_size
= sizeof(asic3_mmc_data
),
809 .num_resources
= ARRAY_SIZE(asic3_mmc_resources
),
810 .resources
= asic3_mmc_resources
,
813 static const int clock_ledn
[ASIC3_NUM_LEDS
] = {
814 [0] = ASIC3_CLOCK_LED0
,
815 [1] = ASIC3_CLOCK_LED1
,
816 [2] = ASIC3_CLOCK_LED2
,
819 static int asic3_leds_enable(struct platform_device
*pdev
)
821 const struct mfd_cell
*cell
= mfd_get_cell(pdev
);
822 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
824 asic3_clk_enable(asic
, &asic
->clocks
[clock_ledn
[cell
->id
]]);
829 static int asic3_leds_disable(struct platform_device
*pdev
)
831 const struct mfd_cell
*cell
= mfd_get_cell(pdev
);
832 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
834 asic3_clk_disable(asic
, &asic
->clocks
[clock_ledn
[cell
->id
]]);
839 static int asic3_leds_suspend(struct platform_device
*pdev
)
841 const struct mfd_cell
*cell
= mfd_get_cell(pdev
);
842 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
844 while (asic3_gpio_get(&asic
->gpio
, ASIC3_GPIO(C
, cell
->id
)) != 0)
845 usleep_range(1000, 5000);
847 asic3_clk_disable(asic
, &asic
->clocks
[clock_ledn
[cell
->id
]]);
852 static struct mfd_cell asic3_cell_leds
[ASIC3_NUM_LEDS
] = {
854 .name
= "leds-asic3",
856 .enable
= asic3_leds_enable
,
857 .disable
= asic3_leds_disable
,
858 .suspend
= asic3_leds_suspend
,
859 .resume
= asic3_leds_enable
,
862 .name
= "leds-asic3",
864 .enable
= asic3_leds_enable
,
865 .disable
= asic3_leds_disable
,
866 .suspend
= asic3_leds_suspend
,
867 .resume
= asic3_leds_enable
,
870 .name
= "leds-asic3",
872 .enable
= asic3_leds_enable
,
873 .disable
= asic3_leds_disable
,
874 .suspend
= asic3_leds_suspend
,
875 .resume
= asic3_leds_enable
,
879 static int __init
asic3_mfd_probe(struct platform_device
*pdev
,
880 struct asic3_platform_data
*pdata
,
881 struct resource
*mem
)
883 struct asic3
*asic
= platform_get_drvdata(pdev
);
884 struct resource
*mem_sdio
;
887 mem_sdio
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
889 dev_dbg(asic
->dev
, "no SDIO MEM resource\n");
891 irq
= platform_get_irq(pdev
, 1);
893 dev_dbg(asic
->dev
, "no SDIO IRQ resource\n");
896 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, SELECT
),
897 ASIC3_EXTCF_OWM_SMB
, 0);
899 ds1wm_resources
[0].start
>>= asic
->bus_shift
;
900 ds1wm_resources
[0].end
>>= asic
->bus_shift
;
904 asic
->tmio_cnf
= ioremap((ASIC3_SD_CONFIG_BASE
>>
905 asic
->bus_shift
) + mem_sdio
->start
,
906 ASIC3_SD_CONFIG_SIZE
>> asic
->bus_shift
);
907 if (!asic
->tmio_cnf
) {
909 dev_dbg(asic
->dev
, "Couldn't ioremap SD_CONFIG\n");
913 asic3_mmc_resources
[0].start
>>= asic
->bus_shift
;
914 asic3_mmc_resources
[0].end
>>= asic
->bus_shift
;
916 if (pdata
->clock_rate
) {
917 ds1wm_pdata
.clock_rate
= pdata
->clock_rate
;
918 ret
= mfd_add_devices(&pdev
->dev
, pdev
->id
,
919 &asic3_cell_ds1wm
, 1, mem
, asic
->irq_base
, NULL
);
924 if (mem_sdio
&& (irq
>= 0)) {
925 ret
= mfd_add_devices(&pdev
->dev
, pdev
->id
,
926 &asic3_cell_mmc
, 1, mem_sdio
, irq
, NULL
);
935 for (i
= 0; i
< ASIC3_NUM_LEDS
; ++i
) {
936 asic3_cell_leds
[i
].platform_data
= &pdata
->leds
[i
];
937 asic3_cell_leds
[i
].pdata_size
= sizeof(pdata
->leds
[i
]);
939 ret
= mfd_add_devices(&pdev
->dev
, 0,
940 asic3_cell_leds
, ASIC3_NUM_LEDS
, NULL
, 0, NULL
);
947 static void asic3_mfd_remove(struct platform_device
*pdev
)
949 struct asic3
*asic
= platform_get_drvdata(pdev
);
951 mfd_remove_devices(&pdev
->dev
);
952 iounmap(asic
->tmio_cnf
);
956 static int __init
asic3_probe(struct platform_device
*pdev
)
958 struct asic3_platform_data
*pdata
= dev_get_platdata(&pdev
->dev
);
960 struct resource
*mem
;
961 unsigned long clksel
;
964 asic
= devm_kzalloc(&pdev
->dev
,
965 sizeof(struct asic3
), GFP_KERNEL
);
969 raw_spin_lock_init(&asic
->lock
);
970 platform_set_drvdata(pdev
, asic
);
971 asic
->dev
= &pdev
->dev
;
973 mem
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
975 dev_err(asic
->dev
, "no MEM resource\n");
979 asic
->mapping
= ioremap(mem
->start
, resource_size(mem
));
980 if (!asic
->mapping
) {
981 dev_err(asic
->dev
, "Couldn't ioremap\n");
985 asic
->irq_base
= pdata
->irq_base
;
987 /* calculate bus shift from mem resource */
988 asic
->bus_shift
= 2 - (resource_size(mem
) >> 12);
991 asic3_write_register(asic
, ASIC3_OFFSET(CLOCK
, SEL
), clksel
);
993 ret
= asic3_irq_probe(pdev
);
995 dev_err(asic
->dev
, "Couldn't probe IRQs\n");
999 asic
->gpio
.label
= "asic3";
1000 asic
->gpio
.base
= pdata
->gpio_base
;
1001 asic
->gpio
.ngpio
= ASIC3_NUM_GPIOS
;
1002 asic
->gpio
.get
= asic3_gpio_get
;
1003 asic
->gpio
.set
= asic3_gpio_set
;
1004 asic
->gpio
.direction_input
= asic3_gpio_direction_input
;
1005 asic
->gpio
.direction_output
= asic3_gpio_direction_output
;
1006 asic
->gpio
.to_irq
= asic3_gpio_to_irq
;
1008 ret
= asic3_gpio_probe(pdev
,
1010 pdata
->gpio_config_num
);
1012 dev_err(asic
->dev
, "GPIO probe failed\n");
1016 /* Making a per-device copy is only needed for the
1017 * theoretical case of multiple ASIC3s on one board:
1019 memcpy(asic
->clocks
, asic3_clk_init
, sizeof(asic3_clk_init
));
1021 asic3_mfd_probe(pdev
, pdata
, mem
);
1023 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, SELECT
),
1024 (ASIC3_EXTCF_CF0_BUF_EN
|ASIC3_EXTCF_CF0_PWAIT_EN
), 1);
1026 dev_info(asic
->dev
, "ASIC3 Core driver\n");
1031 asic3_irq_remove(pdev
);
1034 iounmap(asic
->mapping
);
1039 static int asic3_remove(struct platform_device
*pdev
)
1042 struct asic3
*asic
= platform_get_drvdata(pdev
);
1044 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, SELECT
),
1045 (ASIC3_EXTCF_CF0_BUF_EN
|ASIC3_EXTCF_CF0_PWAIT_EN
), 0);
1047 asic3_mfd_remove(pdev
);
1049 ret
= asic3_gpio_remove(pdev
);
1052 asic3_irq_remove(pdev
);
1054 asic3_write_register(asic
, ASIC3_OFFSET(CLOCK
, SEL
), 0);
1056 iounmap(asic
->mapping
);
1061 static void asic3_shutdown(struct platform_device
*pdev
)
1065 static struct platform_driver asic3_device_driver
= {
1069 .remove
= asic3_remove
,
1070 .shutdown
= asic3_shutdown
,
1073 static int __init
asic3_init(void)
1077 retval
= platform_driver_probe(&asic3_device_driver
, asic3_probe
);
1082 subsys_initcall(asic3_init
);