2 * pata_amd.c - AMD PATA for new ATA layer
3 * (C) 2005-2006 Red Hat Inc
4 * Alan Cox <alan@redhat.com>
6 * Based on pata-sil680. Errata information is taken from data sheets
7 * and the amd74xx.c driver by Vojtech Pavlik. Nvidia SATA devices are
8 * claimed by sata-nv.c.
11 * Variable system clock when/if it makes sense
12 * Power management on ports
15 * Documentation publically available.
18 #include <linux/kernel.h>
19 #include <linux/module.h>
20 #include <linux/pci.h>
21 #include <linux/init.h>
22 #include <linux/blkdev.h>
23 #include <linux/delay.h>
24 #include <scsi/scsi_host.h>
25 #include <linux/libata.h>
27 #define DRV_NAME "pata_amd"
28 #define DRV_VERSION "0.3.10"
31 * timing_setup - shared timing computation and load
32 * @ap: ATA port being set up
33 * @adev: drive being configured
34 * @offset: port offset
35 * @speed: target speed
36 * @clock: clock multiplier (number of times 33MHz for this part)
38 * Perform the actual timing set up for Nvidia or AMD PATA devices.
39 * The actual devices vary so they all call into this helper function
40 * providing the clock multipler and offset (because AMD and Nvidia put
41 * the ports at different locations).
44 static void timing_setup(struct ata_port
*ap
, struct ata_device
*adev
, int offset
, int speed
, int clock
)
46 static const unsigned char amd_cyc2udma
[] = {
47 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7
50 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
51 struct ata_device
*peer
= ata_dev_pair(adev
);
52 int dn
= ap
->port_no
* 2 + adev
->devno
;
53 struct ata_timing at
, apeer
;
55 const int amd_clock
= 33333; /* KHz. */
58 T
= 1000000000 / amd_clock
;
59 UT
= T
/ min_t(int, max_t(int, clock
, 1), 2);
61 if (ata_timing_compute(adev
, speed
, &at
, T
, UT
) < 0) {
62 dev_printk(KERN_ERR
, &pdev
->dev
, "unknown mode %d.\n", speed
);
67 /* This may be over conservative */
69 ata_timing_compute(peer
, peer
->dma_mode
, &apeer
, T
, UT
);
70 ata_timing_merge(&apeer
, &at
, &at
, ATA_TIMING_8BIT
);
72 ata_timing_compute(peer
, peer
->pio_mode
, &apeer
, T
, UT
);
73 ata_timing_merge(&apeer
, &at
, &at
, ATA_TIMING_8BIT
);
76 if (speed
== XFER_UDMA_5
&& amd_clock
<= 33333) at
.udma
= 1;
77 if (speed
== XFER_UDMA_6
&& amd_clock
<= 33333) at
.udma
= 15;
80 * Now do the setup work
83 /* Configure the address set up timing */
84 pci_read_config_byte(pdev
, offset
+ 0x0C, &t
);
85 t
= (t
& ~(3 << ((3 - dn
) << 1))) | ((FIT(at
.setup
, 1, 4) - 1) << ((3 - dn
) << 1));
86 pci_write_config_byte(pdev
, offset
+ 0x0C , t
);
88 /* Configure the 8bit I/O timing */
89 pci_write_config_byte(pdev
, offset
+ 0x0E + (1 - (dn
>> 1)),
90 ((FIT(at
.act8b
, 1, 16) - 1) << 4) | (FIT(at
.rec8b
, 1, 16) - 1));
93 pci_write_config_byte(pdev
, offset
+ 0x08 + (3 - dn
),
94 ((FIT(at
.active
, 1, 16) - 1) << 4) | (FIT(at
.recover
, 1, 16) - 1));
98 t
= at
.udma
? (0xc0 | (FIT(at
.udma
, 2, 5) - 2)) : 0x03;
102 t
= at
.udma
? (0xc0 | amd_cyc2udma
[FIT(at
.udma
, 2, 10)]) : 0x03;
106 t
= at
.udma
? (0xc0 | amd_cyc2udma
[FIT(at
.udma
, 1, 10)]) : 0x03;
110 t
= at
.udma
? (0xc0 | amd_cyc2udma
[FIT(at
.udma
, 1, 15)]) : 0x03;
119 pci_write_config_byte(pdev
, offset
+ 0x10 + (3 - dn
), t
);
123 * amd_pre_reset - perform reset handling
125 * @deadline: deadline jiffies for the operation
127 * Reset sequence checking enable bits to see which ports are
131 static int amd_pre_reset(struct ata_link
*link
, unsigned long deadline
)
133 static const struct pci_bits amd_enable_bits
[] = {
134 { 0x40, 1, 0x02, 0x02 },
135 { 0x40, 1, 0x01, 0x01 }
138 struct ata_port
*ap
= link
->ap
;
139 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
141 if (!pci_test_config_bits(pdev
, &amd_enable_bits
[ap
->port_no
]))
144 return ata_std_prereset(link
, deadline
);
147 static void amd_error_handler(struct ata_port
*ap
)
149 return ata_bmdma_drive_eh(ap
, amd_pre_reset
,
150 ata_std_softreset
, NULL
,
154 static int amd_cable_detect(struct ata_port
*ap
)
156 static const u32 bitmask
[2] = {0x03, 0x0C};
157 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
160 pci_read_config_byte(pdev
, 0x42, &ata66
);
161 if (ata66
& bitmask
[ap
->port_no
])
162 return ATA_CBL_PATA80
;
163 return ATA_CBL_PATA40
;
167 * amd33_set_piomode - set initial PIO mode data
171 * Program the AMD registers for PIO mode.
174 static void amd33_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
176 timing_setup(ap
, adev
, 0x40, adev
->pio_mode
, 1);
179 static void amd66_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
181 timing_setup(ap
, adev
, 0x40, adev
->pio_mode
, 2);
184 static void amd100_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
186 timing_setup(ap
, adev
, 0x40, adev
->pio_mode
, 3);
189 static void amd133_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
191 timing_setup(ap
, adev
, 0x40, adev
->pio_mode
, 4);
195 * amd33_set_dmamode - set initial DMA mode data
199 * Program the MWDMA/UDMA modes for the AMD and Nvidia
203 static void amd33_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
205 timing_setup(ap
, adev
, 0x40, adev
->dma_mode
, 1);
208 static void amd66_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
210 timing_setup(ap
, adev
, 0x40, adev
->dma_mode
, 2);
213 static void amd100_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
215 timing_setup(ap
, adev
, 0x40, adev
->dma_mode
, 3);
218 static void amd133_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
220 timing_setup(ap
, adev
, 0x40, adev
->dma_mode
, 4);
225 * nv_probe_init - cable detection
228 * Perform cable detection. The BIOS stores this in PCI config
232 static int nv_pre_reset(struct ata_link
*link
, unsigned long deadline
)
234 static const struct pci_bits nv_enable_bits
[] = {
235 { 0x50, 1, 0x02, 0x02 },
236 { 0x50, 1, 0x01, 0x01 }
239 struct ata_port
*ap
= link
->ap
;
240 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
242 if (!pci_test_config_bits(pdev
, &nv_enable_bits
[ap
->port_no
]))
245 return ata_std_prereset(link
, deadline
);
248 static void nv_error_handler(struct ata_port
*ap
)
250 ata_bmdma_drive_eh(ap
, nv_pre_reset
,
251 ata_std_softreset
, NULL
,
255 static int nv_cable_detect(struct ata_port
*ap
)
257 static const u8 bitmask
[2] = {0x03, 0x0C};
258 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
263 pci_read_config_byte(pdev
, 0x52, &ata66
);
264 if (ata66
& bitmask
[ap
->port_no
])
265 cbl
= ATA_CBL_PATA80
;
267 cbl
= ATA_CBL_PATA40
;
269 /* We now have to double check because the Nvidia boxes BIOS
270 doesn't always set the cable bits but does set mode bits */
271 pci_read_config_word(pdev
, 0x62 - 2 * ap
->port_no
, &udma
);
272 if ((udma
& 0xC4) == 0xC4 || (udma
& 0xC400) == 0xC400)
273 cbl
= ATA_CBL_PATA80
;
274 /* And a triple check across suspend/resume with ACPI around */
275 if (ata_acpi_cbl_80wire(ap
))
276 cbl
= ATA_CBL_PATA80
;
281 * nv100_set_piomode - set initial PIO mode data
285 * Program the AMD registers for PIO mode.
288 static void nv100_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
290 timing_setup(ap
, adev
, 0x50, adev
->pio_mode
, 3);
293 static void nv133_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
295 timing_setup(ap
, adev
, 0x50, adev
->pio_mode
, 4);
299 * nv100_set_dmamode - set initial DMA mode data
303 * Program the MWDMA/UDMA modes for the AMD and Nvidia
307 static void nv100_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
309 timing_setup(ap
, adev
, 0x50, adev
->dma_mode
, 3);
312 static void nv133_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
314 timing_setup(ap
, adev
, 0x50, adev
->dma_mode
, 4);
317 static struct scsi_host_template amd_sht
= {
318 .module
= THIS_MODULE
,
320 .ioctl
= ata_scsi_ioctl
,
321 .queuecommand
= ata_scsi_queuecmd
,
322 .can_queue
= ATA_DEF_QUEUE
,
323 .this_id
= ATA_SHT_THIS_ID
,
324 .sg_tablesize
= LIBATA_MAX_PRD
,
325 .cmd_per_lun
= ATA_SHT_CMD_PER_LUN
,
326 .emulated
= ATA_SHT_EMULATED
,
327 .use_clustering
= ATA_SHT_USE_CLUSTERING
,
328 .proc_name
= DRV_NAME
,
329 .dma_boundary
= ATA_DMA_BOUNDARY
,
330 .slave_configure
= ata_scsi_slave_config
,
331 .slave_destroy
= ata_scsi_slave_destroy
,
332 .bios_param
= ata_std_bios_param
,
335 static struct ata_port_operations amd33_port_ops
= {
336 .set_piomode
= amd33_set_piomode
,
337 .set_dmamode
= amd33_set_dmamode
,
338 .mode_filter
= ata_pci_default_filter
,
339 .tf_load
= ata_tf_load
,
340 .tf_read
= ata_tf_read
,
341 .check_status
= ata_check_status
,
342 .exec_command
= ata_exec_command
,
343 .dev_select
= ata_std_dev_select
,
345 .freeze
= ata_bmdma_freeze
,
346 .thaw
= ata_bmdma_thaw
,
347 .error_handler
= amd_error_handler
,
348 .post_internal_cmd
= ata_bmdma_post_internal_cmd
,
349 .cable_detect
= ata_cable_40wire
,
351 .bmdma_setup
= ata_bmdma_setup
,
352 .bmdma_start
= ata_bmdma_start
,
353 .bmdma_stop
= ata_bmdma_stop
,
354 .bmdma_status
= ata_bmdma_status
,
356 .qc_prep
= ata_qc_prep
,
357 .qc_issue
= ata_qc_issue_prot
,
359 .data_xfer
= ata_data_xfer
,
361 .irq_handler
= ata_interrupt
,
362 .irq_clear
= ata_bmdma_irq_clear
,
363 .irq_on
= ata_irq_on
,
365 .port_start
= ata_sff_port_start
,
368 static struct ata_port_operations amd66_port_ops
= {
369 .set_piomode
= amd66_set_piomode
,
370 .set_dmamode
= amd66_set_dmamode
,
371 .mode_filter
= ata_pci_default_filter
,
372 .tf_load
= ata_tf_load
,
373 .tf_read
= ata_tf_read
,
374 .check_status
= ata_check_status
,
375 .exec_command
= ata_exec_command
,
376 .dev_select
= ata_std_dev_select
,
378 .freeze
= ata_bmdma_freeze
,
379 .thaw
= ata_bmdma_thaw
,
380 .error_handler
= amd_error_handler
,
381 .post_internal_cmd
= ata_bmdma_post_internal_cmd
,
382 .cable_detect
= ata_cable_unknown
,
384 .bmdma_setup
= ata_bmdma_setup
,
385 .bmdma_start
= ata_bmdma_start
,
386 .bmdma_stop
= ata_bmdma_stop
,
387 .bmdma_status
= ata_bmdma_status
,
389 .qc_prep
= ata_qc_prep
,
390 .qc_issue
= ata_qc_issue_prot
,
392 .data_xfer
= ata_data_xfer
,
394 .irq_handler
= ata_interrupt
,
395 .irq_clear
= ata_bmdma_irq_clear
,
396 .irq_on
= ata_irq_on
,
398 .port_start
= ata_sff_port_start
,
401 static struct ata_port_operations amd100_port_ops
= {
402 .set_piomode
= amd100_set_piomode
,
403 .set_dmamode
= amd100_set_dmamode
,
404 .mode_filter
= ata_pci_default_filter
,
405 .tf_load
= ata_tf_load
,
406 .tf_read
= ata_tf_read
,
407 .check_status
= ata_check_status
,
408 .exec_command
= ata_exec_command
,
409 .dev_select
= ata_std_dev_select
,
411 .freeze
= ata_bmdma_freeze
,
412 .thaw
= ata_bmdma_thaw
,
413 .error_handler
= amd_error_handler
,
414 .post_internal_cmd
= ata_bmdma_post_internal_cmd
,
415 .cable_detect
= ata_cable_unknown
,
417 .bmdma_setup
= ata_bmdma_setup
,
418 .bmdma_start
= ata_bmdma_start
,
419 .bmdma_stop
= ata_bmdma_stop
,
420 .bmdma_status
= ata_bmdma_status
,
422 .qc_prep
= ata_qc_prep
,
423 .qc_issue
= ata_qc_issue_prot
,
425 .data_xfer
= ata_data_xfer
,
427 .irq_handler
= ata_interrupt
,
428 .irq_clear
= ata_bmdma_irq_clear
,
429 .irq_on
= ata_irq_on
,
431 .port_start
= ata_sff_port_start
,
434 static struct ata_port_operations amd133_port_ops
= {
435 .set_piomode
= amd133_set_piomode
,
436 .set_dmamode
= amd133_set_dmamode
,
437 .mode_filter
= ata_pci_default_filter
,
438 .tf_load
= ata_tf_load
,
439 .tf_read
= ata_tf_read
,
440 .check_status
= ata_check_status
,
441 .exec_command
= ata_exec_command
,
442 .dev_select
= ata_std_dev_select
,
444 .freeze
= ata_bmdma_freeze
,
445 .thaw
= ata_bmdma_thaw
,
446 .error_handler
= amd_error_handler
,
447 .post_internal_cmd
= ata_bmdma_post_internal_cmd
,
448 .cable_detect
= amd_cable_detect
,
450 .bmdma_setup
= ata_bmdma_setup
,
451 .bmdma_start
= ata_bmdma_start
,
452 .bmdma_stop
= ata_bmdma_stop
,
453 .bmdma_status
= ata_bmdma_status
,
455 .qc_prep
= ata_qc_prep
,
456 .qc_issue
= ata_qc_issue_prot
,
458 .data_xfer
= ata_data_xfer
,
460 .irq_handler
= ata_interrupt
,
461 .irq_clear
= ata_bmdma_irq_clear
,
462 .irq_on
= ata_irq_on
,
464 .port_start
= ata_sff_port_start
,
467 static struct ata_port_operations nv100_port_ops
= {
468 .set_piomode
= nv100_set_piomode
,
469 .set_dmamode
= nv100_set_dmamode
,
470 .mode_filter
= ata_pci_default_filter
,
471 .tf_load
= ata_tf_load
,
472 .tf_read
= ata_tf_read
,
473 .check_status
= ata_check_status
,
474 .exec_command
= ata_exec_command
,
475 .dev_select
= ata_std_dev_select
,
477 .freeze
= ata_bmdma_freeze
,
478 .thaw
= ata_bmdma_thaw
,
479 .error_handler
= nv_error_handler
,
480 .post_internal_cmd
= ata_bmdma_post_internal_cmd
,
481 .cable_detect
= nv_cable_detect
,
483 .bmdma_setup
= ata_bmdma_setup
,
484 .bmdma_start
= ata_bmdma_start
,
485 .bmdma_stop
= ata_bmdma_stop
,
486 .bmdma_status
= ata_bmdma_status
,
488 .qc_prep
= ata_qc_prep
,
489 .qc_issue
= ata_qc_issue_prot
,
491 .data_xfer
= ata_data_xfer
,
493 .irq_handler
= ata_interrupt
,
494 .irq_clear
= ata_bmdma_irq_clear
,
495 .irq_on
= ata_irq_on
,
497 .port_start
= ata_sff_port_start
,
500 static struct ata_port_operations nv133_port_ops
= {
501 .set_piomode
= nv133_set_piomode
,
502 .set_dmamode
= nv133_set_dmamode
,
503 .mode_filter
= ata_pci_default_filter
,
504 .tf_load
= ata_tf_load
,
505 .tf_read
= ata_tf_read
,
506 .check_status
= ata_check_status
,
507 .exec_command
= ata_exec_command
,
508 .dev_select
= ata_std_dev_select
,
510 .freeze
= ata_bmdma_freeze
,
511 .thaw
= ata_bmdma_thaw
,
512 .error_handler
= nv_error_handler
,
513 .post_internal_cmd
= ata_bmdma_post_internal_cmd
,
514 .cable_detect
= nv_cable_detect
,
516 .bmdma_setup
= ata_bmdma_setup
,
517 .bmdma_start
= ata_bmdma_start
,
518 .bmdma_stop
= ata_bmdma_stop
,
519 .bmdma_status
= ata_bmdma_status
,
521 .qc_prep
= ata_qc_prep
,
522 .qc_issue
= ata_qc_issue_prot
,
524 .data_xfer
= ata_data_xfer
,
526 .irq_handler
= ata_interrupt
,
527 .irq_clear
= ata_bmdma_irq_clear
,
528 .irq_on
= ata_irq_on
,
530 .port_start
= ata_sff_port_start
,
533 static int amd_init_one(struct pci_dev
*pdev
, const struct pci_device_id
*id
)
535 static const struct ata_port_info info
[10] = {
538 .flags
= ATA_FLAG_SLAVE_POSS
,
540 .mwdma_mask
= 0x07, /* No SWDMA */
541 .udma_mask
= 0x07, /* UDMA 33 */
542 .port_ops
= &amd33_port_ops
544 { /* 1: Early AMD7409 - no swdma */
546 .flags
= ATA_FLAG_SLAVE_POSS
,
549 .udma_mask
= ATA_UDMA4
, /* UDMA 66 */
550 .port_ops
= &amd66_port_ops
552 { /* 2: AMD 7409, no swdma errata */
554 .flags
= ATA_FLAG_SLAVE_POSS
,
557 .udma_mask
= ATA_UDMA4
, /* UDMA 66 */
558 .port_ops
= &amd66_port_ops
562 .flags
= ATA_FLAG_SLAVE_POSS
,
565 .udma_mask
= ATA_UDMA5
, /* UDMA 100 */
566 .port_ops
= &amd100_port_ops
570 .flags
= ATA_FLAG_SLAVE_POSS
,
573 .udma_mask
= ATA_UDMA5
, /* UDMA 100 */
574 .port_ops
= &amd100_port_ops
578 .flags
= ATA_FLAG_SLAVE_POSS
,
581 .udma_mask
= ATA_UDMA6
, /* UDMA 133, no swdma */
582 .port_ops
= &amd133_port_ops
584 { /* 6: AMD 8111 UDMA 100 (Serenade) */
586 .flags
= ATA_FLAG_SLAVE_POSS
,
589 .udma_mask
= ATA_UDMA5
, /* UDMA 100, no swdma */
590 .port_ops
= &amd133_port_ops
592 { /* 7: Nvidia Nforce */
594 .flags
= ATA_FLAG_SLAVE_POSS
,
597 .udma_mask
= ATA_UDMA5
, /* UDMA 100 */
598 .port_ops
= &nv100_port_ops
600 { /* 8: Nvidia Nforce2 and later */
602 .flags
= ATA_FLAG_SLAVE_POSS
,
605 .udma_mask
= ATA_UDMA6
, /* UDMA 133, no swdma */
606 .port_ops
= &nv133_port_ops
608 { /* 9: AMD CS5536 (Geode companion) */
610 .flags
= ATA_FLAG_SLAVE_POSS
,
613 .udma_mask
= ATA_UDMA5
, /* UDMA 100 */
614 .port_ops
= &amd100_port_ops
617 const struct ata_port_info
*ppi
[] = { NULL
, NULL
};
618 static int printed_version
;
619 int type
= id
->driver_data
;
622 if (!printed_version
++)
623 dev_printk(KERN_DEBUG
, &pdev
->dev
, "version " DRV_VERSION
"\n");
625 pci_read_config_byte(pdev
, 0x41, &fifo
);
627 /* Check for AMD7409 without swdma errata and if found adjust type */
628 if (type
== 1 && pdev
->revision
> 0x7)
631 /* Check for AMD7411 */
634 pci_write_config_byte(pdev
, 0x41, fifo
& 0x0F);
636 pci_write_config_byte(pdev
, 0x41, fifo
| 0xF0);
639 if (type
== 5 && pdev
->subsystem_vendor
== PCI_VENDOR_ID_AMD
&&
640 pdev
->subsystem_device
== PCI_DEVICE_ID_AMD_SERENADE
)
641 type
= 6; /* UDMA 100 only */
644 ata_pci_clear_simplex(pdev
);
647 ppi
[0] = &info
[type
];
648 return ata_pci_init_one(pdev
, ppi
);
652 static int amd_reinit_one(struct pci_dev
*pdev
)
654 if (pdev
->vendor
== PCI_VENDOR_ID_AMD
) {
656 pci_read_config_byte(pdev
, 0x41, &fifo
);
657 if (pdev
->device
== PCI_DEVICE_ID_AMD_VIPER_7411
)
659 pci_write_config_byte(pdev
, 0x41, fifo
& 0x0F);
661 pci_write_config_byte(pdev
, 0x41, fifo
| 0xF0);
662 if (pdev
->device
== PCI_DEVICE_ID_AMD_VIPER_7409
||
663 pdev
->device
== PCI_DEVICE_ID_AMD_COBRA_7401
)
664 ata_pci_clear_simplex(pdev
);
666 return ata_pci_device_resume(pdev
);
670 static const struct pci_device_id amd
[] = {
671 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_COBRA_7401
), 0 },
672 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_VIPER_7409
), 1 },
673 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_VIPER_7411
), 3 },
674 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_OPUS_7441
), 4 },
675 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_8111_IDE
), 5 },
676 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE
), 7 },
677 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE
), 8 },
678 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE
), 8 },
679 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE
), 8 },
680 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE
), 8 },
681 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE
), 8 },
682 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE
), 8 },
683 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE
), 8 },
684 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE
), 8 },
685 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE
), 8 },
686 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE
), 8 },
687 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE
), 8 },
688 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE
), 8 },
689 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE
), 8 },
690 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_CS5536_IDE
), 9 },
695 static struct pci_driver amd_pci_driver
= {
698 .probe
= amd_init_one
,
699 .remove
= ata_pci_remove_one
,
701 .suspend
= ata_pci_device_suspend
,
702 .resume
= amd_reinit_one
,
706 static int __init
amd_init(void)
708 return pci_register_driver(&amd_pci_driver
);
711 static void __exit
amd_exit(void)
713 pci_unregister_driver(&amd_pci_driver
);
716 MODULE_AUTHOR("Alan Cox");
717 MODULE_DESCRIPTION("low-level driver for AMD PATA IDE");
718 MODULE_LICENSE("GPL");
719 MODULE_DEVICE_TABLE(pci
, amd
);
720 MODULE_VERSION(DRV_VERSION
);
722 module_init(amd_init
);
723 module_exit(amd_exit
);