tg3: tg3_disable_ints using uninitialized mailbox value to disable interrupts
[linux/fpc-iii.git] / drivers / spi / spi-fsl-spi.c
blob4dcb2929c01fa641709f1ce532fc832365212b70
1 /*
2 * Freescale SPI controller driver.
4 * Maintainer: Kumar Gala
6 * Copyright (C) 2006 Polycom, Inc.
7 * Copyright 2010 Freescale Semiconductor, Inc.
9 * CPM SPI and QE buffer descriptors mode support:
10 * Copyright (c) 2009 MontaVista Software, Inc.
11 * Author: Anton Vorontsov <avorontsov@ru.mvista.com>
13 * GRLIB support:
14 * Copyright (c) 2012 Aeroflex Gaisler AB.
15 * Author: Andreas Larsson <andreas@gaisler.com>
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the
19 * Free Software Foundation; either version 2 of the License, or (at your
20 * option) any later version.
22 #include <linux/module.h>
23 #include <linux/types.h>
24 #include <linux/kernel.h>
25 #include <linux/interrupt.h>
26 #include <linux/delay.h>
27 #include <linux/irq.h>
28 #include <linux/spi/spi.h>
29 #include <linux/spi/spi_bitbang.h>
30 #include <linux/platform_device.h>
31 #include <linux/fsl_devices.h>
32 #include <linux/dma-mapping.h>
33 #include <linux/mm.h>
34 #include <linux/mutex.h>
35 #include <linux/of.h>
36 #include <linux/of_platform.h>
37 #include <linux/of_address.h>
38 #include <linux/of_irq.h>
39 #include <linux/gpio.h>
40 #include <linux/of_gpio.h>
42 #include "spi-fsl-lib.h"
43 #include "spi-fsl-cpm.h"
44 #include "spi-fsl-spi.h"
46 #define TYPE_FSL 0
47 #define TYPE_GRLIB 1
49 struct fsl_spi_match_data {
50 int type;
53 static struct fsl_spi_match_data of_fsl_spi_fsl_config = {
54 .type = TYPE_FSL,
57 static struct fsl_spi_match_data of_fsl_spi_grlib_config = {
58 .type = TYPE_GRLIB,
61 static struct of_device_id of_fsl_spi_match[] = {
63 .compatible = "fsl,spi",
64 .data = &of_fsl_spi_fsl_config,
67 .compatible = "aeroflexgaisler,spictrl",
68 .data = &of_fsl_spi_grlib_config,
72 MODULE_DEVICE_TABLE(of, of_fsl_spi_match);
74 static int fsl_spi_get_type(struct device *dev)
76 const struct of_device_id *match;
78 if (dev->of_node) {
79 match = of_match_node(of_fsl_spi_match, dev->of_node);
80 if (match && match->data)
81 return ((struct fsl_spi_match_data *)match->data)->type;
83 return TYPE_FSL;
86 static void fsl_spi_change_mode(struct spi_device *spi)
88 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
89 struct spi_mpc8xxx_cs *cs = spi->controller_state;
90 struct fsl_spi_reg *reg_base = mspi->reg_base;
91 __be32 __iomem *mode = &reg_base->mode;
92 unsigned long flags;
94 if (cs->hw_mode == mpc8xxx_spi_read_reg(mode))
95 return;
97 /* Turn off IRQs locally to minimize time that SPI is disabled. */
98 local_irq_save(flags);
100 /* Turn off SPI unit prior changing mode */
101 mpc8xxx_spi_write_reg(mode, cs->hw_mode & ~SPMODE_ENABLE);
103 /* When in CPM mode, we need to reinit tx and rx. */
104 if (mspi->flags & SPI_CPM_MODE) {
105 fsl_spi_cpm_reinit_txrx(mspi);
107 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
108 local_irq_restore(flags);
111 static void fsl_spi_chipselect(struct spi_device *spi, int value)
113 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
114 struct fsl_spi_platform_data *pdata;
115 bool pol = spi->mode & SPI_CS_HIGH;
116 struct spi_mpc8xxx_cs *cs = spi->controller_state;
118 pdata = spi->dev.parent->parent->platform_data;
120 if (value == BITBANG_CS_INACTIVE) {
121 if (pdata->cs_control)
122 pdata->cs_control(spi, !pol);
125 if (value == BITBANG_CS_ACTIVE) {
126 mpc8xxx_spi->rx_shift = cs->rx_shift;
127 mpc8xxx_spi->tx_shift = cs->tx_shift;
128 mpc8xxx_spi->get_rx = cs->get_rx;
129 mpc8xxx_spi->get_tx = cs->get_tx;
131 fsl_spi_change_mode(spi);
133 if (pdata->cs_control)
134 pdata->cs_control(spi, pol);
138 static void fsl_spi_qe_cpu_set_shifts(u32 *rx_shift, u32 *tx_shift,
139 int bits_per_word, int msb_first)
141 *rx_shift = 0;
142 *tx_shift = 0;
143 if (msb_first) {
144 if (bits_per_word <= 8) {
145 *rx_shift = 16;
146 *tx_shift = 24;
147 } else if (bits_per_word <= 16) {
148 *rx_shift = 16;
149 *tx_shift = 16;
151 } else {
152 if (bits_per_word <= 8)
153 *rx_shift = 8;
157 static void fsl_spi_grlib_set_shifts(u32 *rx_shift, u32 *tx_shift,
158 int bits_per_word, int msb_first)
160 *rx_shift = 0;
161 *tx_shift = 0;
162 if (bits_per_word <= 16) {
163 if (msb_first) {
164 *rx_shift = 16; /* LSB in bit 16 */
165 *tx_shift = 32 - bits_per_word; /* MSB in bit 31 */
166 } else {
167 *rx_shift = 16 - bits_per_word; /* MSB in bit 15 */
172 static int mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs *cs,
173 struct spi_device *spi,
174 struct mpc8xxx_spi *mpc8xxx_spi,
175 int bits_per_word)
177 cs->rx_shift = 0;
178 cs->tx_shift = 0;
179 if (bits_per_word <= 8) {
180 cs->get_rx = mpc8xxx_spi_rx_buf_u8;
181 cs->get_tx = mpc8xxx_spi_tx_buf_u8;
182 } else if (bits_per_word <= 16) {
183 cs->get_rx = mpc8xxx_spi_rx_buf_u16;
184 cs->get_tx = mpc8xxx_spi_tx_buf_u16;
185 } else if (bits_per_word <= 32) {
186 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
187 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
188 } else
189 return -EINVAL;
191 if (mpc8xxx_spi->set_shifts)
192 mpc8xxx_spi->set_shifts(&cs->rx_shift, &cs->tx_shift,
193 bits_per_word,
194 !(spi->mode & SPI_LSB_FIRST));
196 mpc8xxx_spi->rx_shift = cs->rx_shift;
197 mpc8xxx_spi->tx_shift = cs->tx_shift;
198 mpc8xxx_spi->get_rx = cs->get_rx;
199 mpc8xxx_spi->get_tx = cs->get_tx;
201 return bits_per_word;
204 static int mspi_apply_qe_mode_quirks(struct spi_mpc8xxx_cs *cs,
205 struct spi_device *spi,
206 int bits_per_word)
208 /* QE uses Little Endian for words > 8
209 * so transform all words > 8 into 8 bits
210 * Unfortnatly that doesn't work for LSB so
211 * reject these for now */
212 /* Note: 32 bits word, LSB works iff
213 * tfcr/rfcr is set to CPMFCR_GBL */
214 if (spi->mode & SPI_LSB_FIRST &&
215 bits_per_word > 8)
216 return -EINVAL;
217 if (bits_per_word > 8)
218 return 8; /* pretend its 8 bits */
219 return bits_per_word;
222 static int fsl_spi_setup_transfer(struct spi_device *spi,
223 struct spi_transfer *t)
225 struct mpc8xxx_spi *mpc8xxx_spi;
226 int bits_per_word = 0;
227 u8 pm;
228 u32 hz = 0;
229 struct spi_mpc8xxx_cs *cs = spi->controller_state;
231 mpc8xxx_spi = spi_master_get_devdata(spi->master);
233 if (t) {
234 bits_per_word = t->bits_per_word;
235 hz = t->speed_hz;
238 /* spi_transfer level calls that work per-word */
239 if (!bits_per_word)
240 bits_per_word = spi->bits_per_word;
242 /* Make sure its a bit width we support [4..16, 32] */
243 if ((bits_per_word < 4)
244 || ((bits_per_word > 16) && (bits_per_word != 32))
245 || (bits_per_word > mpc8xxx_spi->max_bits_per_word))
246 return -EINVAL;
248 if (!hz)
249 hz = spi->max_speed_hz;
251 if (!(mpc8xxx_spi->flags & SPI_CPM_MODE))
252 bits_per_word = mspi_apply_cpu_mode_quirks(cs, spi,
253 mpc8xxx_spi,
254 bits_per_word);
255 else if (mpc8xxx_spi->flags & SPI_QE)
256 bits_per_word = mspi_apply_qe_mode_quirks(cs, spi,
257 bits_per_word);
259 if (bits_per_word < 0)
260 return bits_per_word;
262 if (bits_per_word == 32)
263 bits_per_word = 0;
264 else
265 bits_per_word = bits_per_word - 1;
267 /* mask out bits we are going to set */
268 cs->hw_mode &= ~(SPMODE_LEN(0xF) | SPMODE_DIV16
269 | SPMODE_PM(0xF));
271 cs->hw_mode |= SPMODE_LEN(bits_per_word);
273 if ((mpc8xxx_spi->spibrg / hz) > 64) {
274 cs->hw_mode |= SPMODE_DIV16;
275 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 64) + 1;
277 WARN_ONCE(pm > 16, "%s: Requested speed is too low: %d Hz. "
278 "Will use %d Hz instead.\n", dev_name(&spi->dev),
279 hz, mpc8xxx_spi->spibrg / 1024);
280 if (pm > 16)
281 pm = 16;
282 } else {
283 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1;
285 if (pm)
286 pm--;
288 cs->hw_mode |= SPMODE_PM(pm);
290 fsl_spi_change_mode(spi);
291 return 0;
294 static int fsl_spi_cpu_bufs(struct mpc8xxx_spi *mspi,
295 struct spi_transfer *t, unsigned int len)
297 u32 word;
298 struct fsl_spi_reg *reg_base = mspi->reg_base;
300 mspi->count = len;
302 /* enable rx ints */
303 mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
305 /* transmit word */
306 word = mspi->get_tx(mspi);
307 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
309 return 0;
312 static int fsl_spi_bufs(struct spi_device *spi, struct spi_transfer *t,
313 bool is_dma_mapped)
315 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
316 struct fsl_spi_reg *reg_base;
317 unsigned int len = t->len;
318 u8 bits_per_word;
319 int ret;
321 reg_base = mpc8xxx_spi->reg_base;
322 bits_per_word = spi->bits_per_word;
323 if (t->bits_per_word)
324 bits_per_word = t->bits_per_word;
326 if (bits_per_word > 8) {
327 /* invalid length? */
328 if (len & 1)
329 return -EINVAL;
330 len /= 2;
332 if (bits_per_word > 16) {
333 /* invalid length? */
334 if (len & 1)
335 return -EINVAL;
336 len /= 2;
339 mpc8xxx_spi->tx = t->tx_buf;
340 mpc8xxx_spi->rx = t->rx_buf;
342 reinit_completion(&mpc8xxx_spi->done);
344 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
345 ret = fsl_spi_cpm_bufs(mpc8xxx_spi, t, is_dma_mapped);
346 else
347 ret = fsl_spi_cpu_bufs(mpc8xxx_spi, t, len);
348 if (ret)
349 return ret;
351 wait_for_completion(&mpc8xxx_spi->done);
353 /* disable rx ints */
354 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
356 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
357 fsl_spi_cpm_bufs_complete(mpc8xxx_spi);
359 return mpc8xxx_spi->count;
362 static void fsl_spi_do_one_msg(struct spi_message *m)
364 struct spi_device *spi = m->spi;
365 struct spi_transfer *t, *first;
366 unsigned int cs_change;
367 const int nsecs = 50;
368 int status;
370 /* Don't allow changes if CS is active */
371 first = list_first_entry(&m->transfers, struct spi_transfer,
372 transfer_list);
373 list_for_each_entry(t, &m->transfers, transfer_list) {
374 if ((first->bits_per_word != t->bits_per_word) ||
375 (first->speed_hz != t->speed_hz)) {
376 status = -EINVAL;
377 dev_err(&spi->dev,
378 "bits_per_word/speed_hz should be same for the same SPI transfer\n");
379 return;
383 cs_change = 1;
384 status = -EINVAL;
385 list_for_each_entry(t, &m->transfers, transfer_list) {
386 if (t->bits_per_word || t->speed_hz) {
387 if (cs_change)
388 status = fsl_spi_setup_transfer(spi, t);
389 if (status < 0)
390 break;
393 if (cs_change) {
394 fsl_spi_chipselect(spi, BITBANG_CS_ACTIVE);
395 ndelay(nsecs);
397 cs_change = t->cs_change;
398 if (t->len)
399 status = fsl_spi_bufs(spi, t, m->is_dma_mapped);
400 if (status) {
401 status = -EMSGSIZE;
402 break;
404 m->actual_length += t->len;
406 if (t->delay_usecs)
407 udelay(t->delay_usecs);
409 if (cs_change) {
410 ndelay(nsecs);
411 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
412 ndelay(nsecs);
416 m->status = status;
417 m->complete(m->context);
419 if (status || !cs_change) {
420 ndelay(nsecs);
421 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
424 fsl_spi_setup_transfer(spi, NULL);
427 static int fsl_spi_setup(struct spi_device *spi)
429 struct mpc8xxx_spi *mpc8xxx_spi;
430 struct fsl_spi_reg *reg_base;
431 int retval;
432 u32 hw_mode;
433 struct spi_mpc8xxx_cs *cs = spi->controller_state;
435 if (!spi->max_speed_hz)
436 return -EINVAL;
438 if (!cs) {
439 cs = kzalloc(sizeof *cs, GFP_KERNEL);
440 if (!cs)
441 return -ENOMEM;
442 spi->controller_state = cs;
444 mpc8xxx_spi = spi_master_get_devdata(spi->master);
446 reg_base = mpc8xxx_spi->reg_base;
448 hw_mode = cs->hw_mode; /* Save original settings */
449 cs->hw_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
450 /* mask out bits we are going to set */
451 cs->hw_mode &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH
452 | SPMODE_REV | SPMODE_LOOP);
454 if (spi->mode & SPI_CPHA)
455 cs->hw_mode |= SPMODE_CP_BEGIN_EDGECLK;
456 if (spi->mode & SPI_CPOL)
457 cs->hw_mode |= SPMODE_CI_INACTIVEHIGH;
458 if (!(spi->mode & SPI_LSB_FIRST))
459 cs->hw_mode |= SPMODE_REV;
460 if (spi->mode & SPI_LOOP)
461 cs->hw_mode |= SPMODE_LOOP;
463 retval = fsl_spi_setup_transfer(spi, NULL);
464 if (retval < 0) {
465 cs->hw_mode = hw_mode; /* Restore settings */
466 return retval;
469 if (mpc8xxx_spi->type == TYPE_GRLIB) {
470 if (gpio_is_valid(spi->cs_gpio)) {
471 int desel;
473 retval = gpio_request(spi->cs_gpio,
474 dev_name(&spi->dev));
475 if (retval)
476 return retval;
478 desel = !(spi->mode & SPI_CS_HIGH);
479 retval = gpio_direction_output(spi->cs_gpio, desel);
480 if (retval) {
481 gpio_free(spi->cs_gpio);
482 return retval;
484 } else if (spi->cs_gpio != -ENOENT) {
485 if (spi->cs_gpio < 0)
486 return spi->cs_gpio;
487 return -EINVAL;
489 /* When spi->cs_gpio == -ENOENT, a hole in the phandle list
490 * indicates to use native chipselect if present, or allow for
491 * an always selected chip
495 /* Initialize chipselect - might be active for SPI_CS_HIGH mode */
496 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
498 return 0;
501 static void fsl_spi_cleanup(struct spi_device *spi)
503 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
505 if (mpc8xxx_spi->type == TYPE_GRLIB && gpio_is_valid(spi->cs_gpio))
506 gpio_free(spi->cs_gpio);
509 static void fsl_spi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
511 struct fsl_spi_reg *reg_base = mspi->reg_base;
513 /* We need handle RX first */
514 if (events & SPIE_NE) {
515 u32 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
517 if (mspi->rx)
518 mspi->get_rx(rx_data, mspi);
521 if ((events & SPIE_NF) == 0)
522 /* spin until TX is done */
523 while (((events =
524 mpc8xxx_spi_read_reg(&reg_base->event)) &
525 SPIE_NF) == 0)
526 cpu_relax();
528 /* Clear the events */
529 mpc8xxx_spi_write_reg(&reg_base->event, events);
531 mspi->count -= 1;
532 if (mspi->count) {
533 u32 word = mspi->get_tx(mspi);
535 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
536 } else {
537 complete(&mspi->done);
541 static irqreturn_t fsl_spi_irq(s32 irq, void *context_data)
543 struct mpc8xxx_spi *mspi = context_data;
544 irqreturn_t ret = IRQ_NONE;
545 u32 events;
546 struct fsl_spi_reg *reg_base = mspi->reg_base;
548 /* Get interrupt events(tx/rx) */
549 events = mpc8xxx_spi_read_reg(&reg_base->event);
550 if (events)
551 ret = IRQ_HANDLED;
553 dev_dbg(mspi->dev, "%s: events %x\n", __func__, events);
555 if (mspi->flags & SPI_CPM_MODE)
556 fsl_spi_cpm_irq(mspi, events);
557 else
558 fsl_spi_cpu_irq(mspi, events);
560 return ret;
563 static void fsl_spi_remove(struct mpc8xxx_spi *mspi)
565 iounmap(mspi->reg_base);
566 fsl_spi_cpm_free(mspi);
569 static void fsl_spi_grlib_cs_control(struct spi_device *spi, bool on)
571 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
572 struct fsl_spi_reg *reg_base = mpc8xxx_spi->reg_base;
573 u32 slvsel;
574 u16 cs = spi->chip_select;
576 if (gpio_is_valid(spi->cs_gpio)) {
577 gpio_set_value(spi->cs_gpio, on);
578 } else if (cs < mpc8xxx_spi->native_chipselects) {
579 slvsel = mpc8xxx_spi_read_reg(&reg_base->slvsel);
580 slvsel = on ? (slvsel | (1 << cs)) : (slvsel & ~(1 << cs));
581 mpc8xxx_spi_write_reg(&reg_base->slvsel, slvsel);
585 static void fsl_spi_grlib_probe(struct device *dev)
587 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
588 struct spi_master *master = dev_get_drvdata(dev);
589 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
590 struct fsl_spi_reg *reg_base = mpc8xxx_spi->reg_base;
591 int mbits;
592 u32 capabilities;
594 capabilities = mpc8xxx_spi_read_reg(&reg_base->cap);
596 mpc8xxx_spi->set_shifts = fsl_spi_grlib_set_shifts;
597 mbits = SPCAP_MAXWLEN(capabilities);
598 if (mbits)
599 mpc8xxx_spi->max_bits_per_word = mbits + 1;
601 mpc8xxx_spi->native_chipselects = 0;
602 if (SPCAP_SSEN(capabilities)) {
603 mpc8xxx_spi->native_chipselects = SPCAP_SSSZ(capabilities);
604 mpc8xxx_spi_write_reg(&reg_base->slvsel, 0xffffffff);
606 master->num_chipselect = mpc8xxx_spi->native_chipselects;
607 pdata->cs_control = fsl_spi_grlib_cs_control;
610 static struct spi_master * fsl_spi_probe(struct device *dev,
611 struct resource *mem, unsigned int irq)
613 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
614 struct spi_master *master;
615 struct mpc8xxx_spi *mpc8xxx_spi;
616 struct fsl_spi_reg *reg_base;
617 u32 regval;
618 int ret = 0;
620 master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
621 if (master == NULL) {
622 ret = -ENOMEM;
623 goto err;
626 dev_set_drvdata(dev, master);
628 ret = mpc8xxx_spi_probe(dev, mem, irq);
629 if (ret)
630 goto err_probe;
632 master->setup = fsl_spi_setup;
633 master->cleanup = fsl_spi_cleanup;
635 mpc8xxx_spi = spi_master_get_devdata(master);
636 mpc8xxx_spi->spi_do_one_msg = fsl_spi_do_one_msg;
637 mpc8xxx_spi->spi_remove = fsl_spi_remove;
638 mpc8xxx_spi->max_bits_per_word = 32;
639 mpc8xxx_spi->type = fsl_spi_get_type(dev);
641 ret = fsl_spi_cpm_init(mpc8xxx_spi);
642 if (ret)
643 goto err_cpm_init;
645 mpc8xxx_spi->reg_base = ioremap(mem->start, resource_size(mem));
646 if (mpc8xxx_spi->reg_base == NULL) {
647 ret = -ENOMEM;
648 goto err_ioremap;
651 if (mpc8xxx_spi->type == TYPE_GRLIB)
652 fsl_spi_grlib_probe(dev);
654 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
655 mpc8xxx_spi->set_shifts = fsl_spi_qe_cpu_set_shifts;
657 if (mpc8xxx_spi->set_shifts)
658 /* 8 bits per word and MSB first */
659 mpc8xxx_spi->set_shifts(&mpc8xxx_spi->rx_shift,
660 &mpc8xxx_spi->tx_shift, 8, 1);
662 /* Register for SPI Interrupt */
663 ret = request_irq(mpc8xxx_spi->irq, fsl_spi_irq,
664 0, "fsl_spi", mpc8xxx_spi);
666 if (ret != 0)
667 goto free_irq;
669 reg_base = mpc8xxx_spi->reg_base;
671 /* SPI controller initializations */
672 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
673 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
674 mpc8xxx_spi_write_reg(&reg_base->command, 0);
675 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
677 /* Enable SPI interface */
678 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
679 if (mpc8xxx_spi->max_bits_per_word < 8) {
680 regval &= ~SPMODE_LEN(0xF);
681 regval |= SPMODE_LEN(mpc8xxx_spi->max_bits_per_word - 1);
683 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
684 regval |= SPMODE_OP;
686 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
688 ret = spi_register_master(master);
689 if (ret < 0)
690 goto unreg_master;
692 dev_info(dev, "at 0x%p (irq = %d), %s mode\n", reg_base,
693 mpc8xxx_spi->irq, mpc8xxx_spi_strmode(mpc8xxx_spi->flags));
695 return master;
697 unreg_master:
698 free_irq(mpc8xxx_spi->irq, mpc8xxx_spi);
699 free_irq:
700 iounmap(mpc8xxx_spi->reg_base);
701 err_ioremap:
702 fsl_spi_cpm_free(mpc8xxx_spi);
703 err_cpm_init:
704 err_probe:
705 spi_master_put(master);
706 err:
707 return ERR_PTR(ret);
710 static void fsl_spi_cs_control(struct spi_device *spi, bool on)
712 struct device *dev = spi->dev.parent->parent;
713 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
714 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
715 u16 cs = spi->chip_select;
716 int gpio = pinfo->gpios[cs];
717 bool alow = pinfo->alow_flags[cs];
719 gpio_set_value(gpio, on ^ alow);
722 static int of_fsl_spi_get_chipselects(struct device *dev)
724 struct device_node *np = dev->of_node;
725 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
726 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
727 int ngpios;
728 int i = 0;
729 int ret;
731 ngpios = of_gpio_count(np);
732 if (ngpios <= 0) {
734 * SPI w/o chip-select line. One SPI device is still permitted
735 * though.
737 pdata->max_chipselect = 1;
738 return 0;
741 pinfo->gpios = kmalloc(ngpios * sizeof(*pinfo->gpios), GFP_KERNEL);
742 if (!pinfo->gpios)
743 return -ENOMEM;
744 memset(pinfo->gpios, -1, ngpios * sizeof(*pinfo->gpios));
746 pinfo->alow_flags = kzalloc(ngpios * sizeof(*pinfo->alow_flags),
747 GFP_KERNEL);
748 if (!pinfo->alow_flags) {
749 ret = -ENOMEM;
750 goto err_alloc_flags;
753 for (; i < ngpios; i++) {
754 int gpio;
755 enum of_gpio_flags flags;
757 gpio = of_get_gpio_flags(np, i, &flags);
758 if (!gpio_is_valid(gpio)) {
759 dev_err(dev, "invalid gpio #%d: %d\n", i, gpio);
760 ret = gpio;
761 goto err_loop;
764 ret = gpio_request(gpio, dev_name(dev));
765 if (ret) {
766 dev_err(dev, "can't request gpio #%d: %d\n", i, ret);
767 goto err_loop;
770 pinfo->gpios[i] = gpio;
771 pinfo->alow_flags[i] = flags & OF_GPIO_ACTIVE_LOW;
773 ret = gpio_direction_output(pinfo->gpios[i],
774 pinfo->alow_flags[i]);
775 if (ret) {
776 dev_err(dev, "can't set output direction for gpio "
777 "#%d: %d\n", i, ret);
778 goto err_loop;
782 pdata->max_chipselect = ngpios;
783 pdata->cs_control = fsl_spi_cs_control;
785 return 0;
787 err_loop:
788 while (i >= 0) {
789 if (gpio_is_valid(pinfo->gpios[i]))
790 gpio_free(pinfo->gpios[i]);
791 i--;
794 kfree(pinfo->alow_flags);
795 pinfo->alow_flags = NULL;
796 err_alloc_flags:
797 kfree(pinfo->gpios);
798 pinfo->gpios = NULL;
799 return ret;
802 static int of_fsl_spi_free_chipselects(struct device *dev)
804 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
805 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
806 int i;
808 if (!pinfo->gpios)
809 return 0;
811 for (i = 0; i < pdata->max_chipselect; i++) {
812 if (gpio_is_valid(pinfo->gpios[i]))
813 gpio_free(pinfo->gpios[i]);
816 kfree(pinfo->gpios);
817 kfree(pinfo->alow_flags);
818 return 0;
821 static int of_fsl_spi_probe(struct platform_device *ofdev)
823 struct device *dev = &ofdev->dev;
824 struct device_node *np = ofdev->dev.of_node;
825 struct spi_master *master;
826 struct resource mem;
827 int irq, type;
828 int ret = -ENOMEM;
830 ret = of_mpc8xxx_spi_probe(ofdev);
831 if (ret)
832 return ret;
834 type = fsl_spi_get_type(&ofdev->dev);
835 if (type == TYPE_FSL) {
836 ret = of_fsl_spi_get_chipselects(dev);
837 if (ret)
838 goto err;
841 ret = of_address_to_resource(np, 0, &mem);
842 if (ret)
843 goto err;
845 irq = irq_of_parse_and_map(np, 0);
846 if (!irq) {
847 ret = -EINVAL;
848 goto err;
851 master = fsl_spi_probe(dev, &mem, irq);
852 if (IS_ERR(master)) {
853 ret = PTR_ERR(master);
854 goto err;
857 return 0;
859 err:
860 if (type == TYPE_FSL)
861 of_fsl_spi_free_chipselects(dev);
862 return ret;
865 static int of_fsl_spi_remove(struct platform_device *ofdev)
867 struct spi_master *master = platform_get_drvdata(ofdev);
868 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
869 int ret;
871 ret = mpc8xxx_spi_remove(&ofdev->dev);
872 if (ret)
873 return ret;
874 if (mpc8xxx_spi->type == TYPE_FSL)
875 of_fsl_spi_free_chipselects(&ofdev->dev);
876 return 0;
879 static struct platform_driver of_fsl_spi_driver = {
880 .driver = {
881 .name = "fsl_spi",
882 .owner = THIS_MODULE,
883 .of_match_table = of_fsl_spi_match,
885 .probe = of_fsl_spi_probe,
886 .remove = of_fsl_spi_remove,
889 #ifdef CONFIG_MPC832x_RDB
891 * XXX XXX XXX
892 * This is "legacy" platform driver, was used by the MPC8323E-RDB boards
893 * only. The driver should go away soon, since newer MPC8323E-RDB's device
894 * tree can work with OpenFirmware driver. But for now we support old trees
895 * as well.
897 static int plat_mpc8xxx_spi_probe(struct platform_device *pdev)
899 struct resource *mem;
900 int irq;
901 struct spi_master *master;
903 if (!dev_get_platdata(&pdev->dev))
904 return -EINVAL;
906 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
907 if (!mem)
908 return -EINVAL;
910 irq = platform_get_irq(pdev, 0);
911 if (irq <= 0)
912 return -EINVAL;
914 master = fsl_spi_probe(&pdev->dev, mem, irq);
915 return PTR_ERR_OR_ZERO(master);
918 static int plat_mpc8xxx_spi_remove(struct platform_device *pdev)
920 return mpc8xxx_spi_remove(&pdev->dev);
923 MODULE_ALIAS("platform:mpc8xxx_spi");
924 static struct platform_driver mpc8xxx_spi_driver = {
925 .probe = plat_mpc8xxx_spi_probe,
926 .remove = plat_mpc8xxx_spi_remove,
927 .driver = {
928 .name = "mpc8xxx_spi",
929 .owner = THIS_MODULE,
933 static bool legacy_driver_failed;
935 static void __init legacy_driver_register(void)
937 legacy_driver_failed = platform_driver_register(&mpc8xxx_spi_driver);
940 static void __exit legacy_driver_unregister(void)
942 if (legacy_driver_failed)
943 return;
944 platform_driver_unregister(&mpc8xxx_spi_driver);
946 #else
947 static void __init legacy_driver_register(void) {}
948 static void __exit legacy_driver_unregister(void) {}
949 #endif /* CONFIG_MPC832x_RDB */
951 static int __init fsl_spi_init(void)
953 legacy_driver_register();
954 return platform_driver_register(&of_fsl_spi_driver);
956 module_init(fsl_spi_init);
958 static void __exit fsl_spi_exit(void)
960 platform_driver_unregister(&of_fsl_spi_driver);
961 legacy_driver_unregister();
963 module_exit(fsl_spi_exit);
965 MODULE_AUTHOR("Kumar Gala");
966 MODULE_DESCRIPTION("Simple Freescale SPI Driver");
967 MODULE_LICENSE("GPL");