4 * Copyright (C) 2013 Texas Instruments Incorporated
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
11 #define DSS_SUBSYS_NAME "HDMIWP"
13 #include <linux/kernel.h>
14 #include <linux/err.h>
16 #include <linux/platform_device.h>
17 #include <video/omapdss.h>
22 void hdmi_wp_dump(struct hdmi_wp_data
*wp
, struct seq_file
*s
)
24 #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, hdmi_read_reg(wp->base, r))
26 DUMPREG(HDMI_WP_REVISION
);
27 DUMPREG(HDMI_WP_SYSCONFIG
);
28 DUMPREG(HDMI_WP_IRQSTATUS_RAW
);
29 DUMPREG(HDMI_WP_IRQSTATUS
);
30 DUMPREG(HDMI_WP_IRQENABLE_SET
);
31 DUMPREG(HDMI_WP_IRQENABLE_CLR
);
32 DUMPREG(HDMI_WP_IRQWAKEEN
);
33 DUMPREG(HDMI_WP_PWR_CTRL
);
34 DUMPREG(HDMI_WP_DEBOUNCE
);
35 DUMPREG(HDMI_WP_VIDEO_CFG
);
36 DUMPREG(HDMI_WP_VIDEO_SIZE
);
37 DUMPREG(HDMI_WP_VIDEO_TIMING_H
);
38 DUMPREG(HDMI_WP_VIDEO_TIMING_V
);
40 DUMPREG(HDMI_WP_AUDIO_CFG
);
41 DUMPREG(HDMI_WP_AUDIO_CFG2
);
42 DUMPREG(HDMI_WP_AUDIO_CTRL
);
43 DUMPREG(HDMI_WP_AUDIO_DATA
);
46 u32
hdmi_wp_get_irqstatus(struct hdmi_wp_data
*wp
)
48 return hdmi_read_reg(wp
->base
, HDMI_WP_IRQSTATUS
);
51 void hdmi_wp_set_irqstatus(struct hdmi_wp_data
*wp
, u32 irqstatus
)
53 hdmi_write_reg(wp
->base
, HDMI_WP_IRQSTATUS
, irqstatus
);
54 /* flush posted write */
55 hdmi_read_reg(wp
->base
, HDMI_WP_IRQSTATUS
);
58 void hdmi_wp_set_irqenable(struct hdmi_wp_data
*wp
, u32 mask
)
60 hdmi_write_reg(wp
->base
, HDMI_WP_IRQENABLE_SET
, mask
);
63 void hdmi_wp_clear_irqenable(struct hdmi_wp_data
*wp
, u32 mask
)
65 hdmi_write_reg(wp
->base
, HDMI_WP_IRQENABLE_CLR
, mask
);
69 int hdmi_wp_set_phy_pwr(struct hdmi_wp_data
*wp
, enum hdmi_phy_pwr val
)
71 /* Return if already the state */
72 if (REG_GET(wp
->base
, HDMI_WP_PWR_CTRL
, 5, 4) == val
)
75 /* Command for power control of HDMI PHY */
76 REG_FLD_MOD(wp
->base
, HDMI_WP_PWR_CTRL
, val
, 7, 6);
78 /* Status of the power control of HDMI PHY */
79 if (hdmi_wait_for_bit_change(wp
->base
, HDMI_WP_PWR_CTRL
, 5, 4, val
)
81 DSSERR("Failed to set PHY power mode to %d\n", val
);
89 int hdmi_wp_set_pll_pwr(struct hdmi_wp_data
*wp
, enum hdmi_pll_pwr val
)
91 /* Command for power control of HDMI PLL */
92 REG_FLD_MOD(wp
->base
, HDMI_WP_PWR_CTRL
, val
, 3, 2);
94 /* wait till PHY_PWR_STATUS is set */
95 if (hdmi_wait_for_bit_change(wp
->base
, HDMI_WP_PWR_CTRL
, 1, 0, val
)
97 DSSERR("Failed to set PLL_PWR_STATUS\n");
104 int hdmi_wp_video_start(struct hdmi_wp_data
*wp
)
106 REG_FLD_MOD(wp
->base
, HDMI_WP_VIDEO_CFG
, true, 31, 31);
111 void hdmi_wp_video_stop(struct hdmi_wp_data
*wp
)
113 REG_FLD_MOD(wp
->base
, HDMI_WP_VIDEO_CFG
, false, 31, 31);
116 void hdmi_wp_video_config_format(struct hdmi_wp_data
*wp
,
117 struct hdmi_video_format
*video_fmt
)
121 REG_FLD_MOD(wp
->base
, HDMI_WP_VIDEO_CFG
, video_fmt
->packing_mode
,
124 l
|= FLD_VAL(video_fmt
->y_res
, 31, 16);
125 l
|= FLD_VAL(video_fmt
->x_res
, 15, 0);
126 hdmi_write_reg(wp
->base
, HDMI_WP_VIDEO_SIZE
, l
);
129 void hdmi_wp_video_config_interface(struct hdmi_wp_data
*wp
,
130 struct omap_video_timings
*timings
)
133 bool vsync_pol
, hsync_pol
;
134 DSSDBG("Enter hdmi_wp_video_config_interface\n");
136 vsync_pol
= timings
->vsync_level
== OMAPDSS_SIG_ACTIVE_HIGH
;
137 hsync_pol
= timings
->hsync_level
== OMAPDSS_SIG_ACTIVE_HIGH
;
139 r
= hdmi_read_reg(wp
->base
, HDMI_WP_VIDEO_CFG
);
140 r
= FLD_MOD(r
, vsync_pol
, 7, 7);
141 r
= FLD_MOD(r
, hsync_pol
, 6, 6);
142 r
= FLD_MOD(r
, timings
->interlace
, 3, 3);
143 r
= FLD_MOD(r
, 1, 1, 0); /* HDMI_TIMING_MASTER_24BIT */
144 hdmi_write_reg(wp
->base
, HDMI_WP_VIDEO_CFG
, r
);
147 void hdmi_wp_video_config_timing(struct hdmi_wp_data
*wp
,
148 struct omap_video_timings
*timings
)
153 DSSDBG("Enter hdmi_wp_video_config_timing\n");
155 timing_h
|= FLD_VAL(timings
->hbp
, 31, 20);
156 timing_h
|= FLD_VAL(timings
->hfp
, 19, 8);
157 timing_h
|= FLD_VAL(timings
->hsw
, 7, 0);
158 hdmi_write_reg(wp
->base
, HDMI_WP_VIDEO_TIMING_H
, timing_h
);
160 timing_v
|= FLD_VAL(timings
->vbp
, 31, 20);
161 timing_v
|= FLD_VAL(timings
->vfp
, 19, 8);
162 timing_v
|= FLD_VAL(timings
->vsw
, 7, 0);
163 hdmi_write_reg(wp
->base
, HDMI_WP_VIDEO_TIMING_V
, timing_v
);
166 void hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format
*video_fmt
,
167 struct omap_video_timings
*timings
, struct hdmi_config
*param
)
169 DSSDBG("Enter hdmi_wp_video_init_format\n");
171 video_fmt
->packing_mode
= HDMI_PACK_10b_RGB_YUV444
;
172 video_fmt
->y_res
= param
->timings
.y_res
;
173 video_fmt
->x_res
= param
->timings
.x_res
;
174 if (param
->timings
.interlace
)
175 video_fmt
->y_res
/= 2;
177 timings
->hbp
= param
->timings
.hbp
;
178 timings
->hfp
= param
->timings
.hfp
;
179 timings
->hsw
= param
->timings
.hsw
;
180 timings
->vbp
= param
->timings
.vbp
;
181 timings
->vfp
= param
->timings
.vfp
;
182 timings
->vsw
= param
->timings
.vsw
;
183 timings
->vsync_level
= param
->timings
.vsync_level
;
184 timings
->hsync_level
= param
->timings
.hsync_level
;
185 timings
->interlace
= param
->timings
.interlace
;
188 void hdmi_wp_audio_config_format(struct hdmi_wp_data
*wp
,
189 struct hdmi_audio_format
*aud_fmt
)
193 DSSDBG("Enter hdmi_wp_audio_config_format\n");
195 r
= hdmi_read_reg(wp
->base
, HDMI_WP_AUDIO_CFG
);
196 if (omapdss_get_version() == OMAPDSS_VER_OMAP4430_ES1
||
197 omapdss_get_version() == OMAPDSS_VER_OMAP4430_ES2
||
198 omapdss_get_version() == OMAPDSS_VER_OMAP4
) {
199 r
= FLD_MOD(r
, aud_fmt
->stereo_channels
, 26, 24);
200 r
= FLD_MOD(r
, aud_fmt
->active_chnnls_msk
, 23, 16);
202 r
= FLD_MOD(r
, aud_fmt
->en_sig_blk_strt_end
, 5, 5);
203 r
= FLD_MOD(r
, aud_fmt
->type
, 4, 4);
204 r
= FLD_MOD(r
, aud_fmt
->justification
, 3, 3);
205 r
= FLD_MOD(r
, aud_fmt
->sample_order
, 2, 2);
206 r
= FLD_MOD(r
, aud_fmt
->samples_per_word
, 1, 1);
207 r
= FLD_MOD(r
, aud_fmt
->sample_size
, 0, 0);
208 hdmi_write_reg(wp
->base
, HDMI_WP_AUDIO_CFG
, r
);
211 void hdmi_wp_audio_config_dma(struct hdmi_wp_data
*wp
,
212 struct hdmi_audio_dma
*aud_dma
)
216 DSSDBG("Enter hdmi_wp_audio_config_dma\n");
218 r
= hdmi_read_reg(wp
->base
, HDMI_WP_AUDIO_CFG2
);
219 r
= FLD_MOD(r
, aud_dma
->transfer_size
, 15, 8);
220 r
= FLD_MOD(r
, aud_dma
->block_size
, 7, 0);
221 hdmi_write_reg(wp
->base
, HDMI_WP_AUDIO_CFG2
, r
);
223 r
= hdmi_read_reg(wp
->base
, HDMI_WP_AUDIO_CTRL
);
224 r
= FLD_MOD(r
, aud_dma
->mode
, 9, 9);
225 r
= FLD_MOD(r
, aud_dma
->fifo_threshold
, 8, 0);
226 hdmi_write_reg(wp
->base
, HDMI_WP_AUDIO_CTRL
, r
);
229 int hdmi_wp_audio_enable(struct hdmi_wp_data
*wp
, bool enable
)
231 REG_FLD_MOD(wp
->base
, HDMI_WP_AUDIO_CTRL
, enable
, 31, 31);
236 int hdmi_wp_audio_core_req_enable(struct hdmi_wp_data
*wp
, bool enable
)
238 REG_FLD_MOD(wp
->base
, HDMI_WP_AUDIO_CTRL
, enable
, 30, 30);
243 int hdmi_wp_init(struct platform_device
*pdev
, struct hdmi_wp_data
*wp
)
245 struct resource
*res
;
247 res
= platform_get_resource_byname(pdev
, IORESOURCE_MEM
, "wp");
249 DSSERR("can't get WP mem resource\n");
252 wp
->phys_base
= res
->start
;
254 wp
->base
= devm_ioremap_resource(&pdev
->dev
, res
);
255 if (IS_ERR(wp
->base
)) {
256 DSSERR("can't ioremap HDMI WP\n");
257 return PTR_ERR(wp
->base
);
263 phys_addr_t
hdmi_wp_get_audio_dma_addr(struct hdmi_wp_data
*wp
)
265 return wp
->phys_base
+ HDMI_WP_AUDIO_DATA
;