2 * Integrator/AP timer driver
3 * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
4 * Copyright (c) 2014, Linaro Limited
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 #include <linux/clk.h>
22 #include <linux/clocksource.h>
23 #include <linux/of_irq.h>
24 #include <linux/of_address.h>
25 #include <linux/of_platform.h>
26 #include <linux/clockchips.h>
27 #include <linux/interrupt.h>
28 #include <linux/sched_clock.h>
29 #include <asm/hardware/arm_timer.h>
31 static void __iomem
* sched_clk_base
;
33 static u64 notrace
integrator_read_sched_clock(void)
35 return -readl(sched_clk_base
+ TIMER_VALUE
);
38 static void integrator_clocksource_init(unsigned long inrate
,
41 u32 ctrl
= TIMER_CTRL_ENABLE
| TIMER_CTRL_PERIODIC
;
42 unsigned long rate
= inrate
;
44 if (rate
>= 1500000) {
46 ctrl
|= TIMER_CTRL_DIV16
;
49 writel(0xffff, base
+ TIMER_LOAD
);
50 writel(ctrl
, base
+ TIMER_CTRL
);
52 clocksource_mmio_init(base
+ TIMER_VALUE
, "timer2",
53 rate
, 200, 16, clocksource_mmio_readl_down
);
55 sched_clk_base
= base
;
56 sched_clock_register(integrator_read_sched_clock
, 16, rate
);
59 static unsigned long timer_reload
;
60 static void __iomem
* clkevt_base
;
63 * IRQ handler for the timer
65 static irqreturn_t
integrator_timer_interrupt(int irq
, void *dev_id
)
67 struct clock_event_device
*evt
= dev_id
;
69 /* clear the interrupt */
70 writel(1, clkevt_base
+ TIMER_INTCLR
);
72 evt
->event_handler(evt
);
77 static void clkevt_set_mode(enum clock_event_mode mode
, struct clock_event_device
*evt
)
79 u32 ctrl
= readl(clkevt_base
+ TIMER_CTRL
) & ~TIMER_CTRL_ENABLE
;
82 writel(ctrl
, clkevt_base
+ TIMER_CTRL
);
85 case CLOCK_EVT_MODE_PERIODIC
:
86 /* Enable the timer and start the periodic tick */
87 writel(timer_reload
, clkevt_base
+ TIMER_LOAD
);
88 ctrl
|= TIMER_CTRL_PERIODIC
| TIMER_CTRL_ENABLE
;
89 writel(ctrl
, clkevt_base
+ TIMER_CTRL
);
91 case CLOCK_EVT_MODE_ONESHOT
:
92 /* Leave the timer disabled, .set_next_event will enable it */
93 ctrl
&= ~TIMER_CTRL_PERIODIC
;
94 writel(ctrl
, clkevt_base
+ TIMER_CTRL
);
96 case CLOCK_EVT_MODE_UNUSED
:
97 case CLOCK_EVT_MODE_SHUTDOWN
:
98 case CLOCK_EVT_MODE_RESUME
:
100 /* Just leave in disabled state */
106 static int clkevt_set_next_event(unsigned long next
, struct clock_event_device
*evt
)
108 unsigned long ctrl
= readl(clkevt_base
+ TIMER_CTRL
);
110 writel(ctrl
& ~TIMER_CTRL_ENABLE
, clkevt_base
+ TIMER_CTRL
);
111 writel(next
, clkevt_base
+ TIMER_LOAD
);
112 writel(ctrl
| TIMER_CTRL_ENABLE
, clkevt_base
+ TIMER_CTRL
);
117 static struct clock_event_device integrator_clockevent
= {
119 .features
= CLOCK_EVT_FEAT_PERIODIC
| CLOCK_EVT_FEAT_ONESHOT
,
120 .set_mode
= clkevt_set_mode
,
121 .set_next_event
= clkevt_set_next_event
,
125 static struct irqaction integrator_timer_irq
= {
127 .flags
= IRQF_TIMER
| IRQF_IRQPOLL
,
128 .handler
= integrator_timer_interrupt
,
129 .dev_id
= &integrator_clockevent
,
132 static void integrator_clockevent_init(unsigned long inrate
,
133 void __iomem
*base
, int irq
)
135 unsigned long rate
= inrate
;
136 unsigned int ctrl
= 0;
139 /* Calculate and program a divisor */
140 if (rate
> 0x100000 * HZ
) {
142 ctrl
|= TIMER_CTRL_DIV256
;
143 } else if (rate
> 0x10000 * HZ
) {
145 ctrl
|= TIMER_CTRL_DIV16
;
147 timer_reload
= rate
/ HZ
;
148 writel(ctrl
, clkevt_base
+ TIMER_CTRL
);
150 setup_irq(irq
, &integrator_timer_irq
);
151 clockevents_config_and_register(&integrator_clockevent
,
157 static void __init
integrator_ap_timer_init_of(struct device_node
*node
)
165 struct device_node
*pri_node
;
166 struct device_node
*sec_node
;
168 base
= of_io_request_and_map(node
, 0, "integrator-timer");
172 clk
= of_clk_get(node
, 0);
174 pr_err("No clock for %s\n", node
->name
);
177 clk_prepare_enable(clk
);
178 rate
= clk_get_rate(clk
);
179 writel(0, base
+ TIMER_CTRL
);
181 err
= of_property_read_string(of_aliases
,
182 "arm,timer-primary", &path
);
185 pri_node
= of_find_node_by_path(path
);
186 err
= of_property_read_string(of_aliases
,
187 "arm,timer-secondary", &path
);
190 sec_node
= of_find_node_by_path(path
);
192 if (node
== pri_node
) {
193 /* The primary timer lacks IRQ, use as clocksource */
194 integrator_clocksource_init(rate
, base
);
198 if (node
== sec_node
) {
199 /* The secondary timer will drive the clock event */
200 irq
= irq_of_parse_and_map(node
, 0);
201 integrator_clockevent_init(rate
, base
, irq
);
205 pr_info("Timer @%p unused\n", base
);
206 clk_disable_unprepare(clk
);
209 CLOCKSOURCE_OF_DECLARE(integrator_ap_timer
, "arm,integrator-timer",
210 integrator_ap_timer_init_of
);