1 // SPDX-License-Identifier: GPL-2.0-only
3 * Atheros AR71XX/AR724X/AR913X specific setup
5 * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
6 * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
7 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
9 * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
12 #include <linux/kernel.h>
13 #include <linux/init.h>
15 #include <linux/memblock.h>
16 #include <linux/err.h>
17 #include <linux/clk.h>
18 #include <linux/clk-provider.h>
19 #include <linux/of_fdt.h>
20 #include <linux/irqchip.h>
22 #include <asm/bootinfo.h>
24 #include <asm/time.h> /* for mips_hpt_frequency */
25 #include <asm/reboot.h> /* for _machine_{restart,halt} */
26 #include <asm/mips_machine.h>
28 #include <asm/fw/fw.h>
30 #include <asm/mach-ath79/ath79.h>
31 #include <asm/mach-ath79/ar71xx_regs.h>
34 #define ATH79_SYS_TYPE_LEN 64
36 static char ath79_sys_type
[ATH79_SYS_TYPE_LEN
];
38 static void ath79_restart(char *command
)
41 ath79_device_reset_set(AR71XX_RESET_FULL_CHIP
);
47 static void ath79_halt(void)
53 static void __init
ath79_detect_sys_type(void)
62 id
= ath79_reset_rr(AR71XX_RESET_REG_REV_ID
);
63 major
= id
& REV_ID_MAJOR_MASK
;
66 case REV_ID_MAJOR_AR71XX
:
67 minor
= id
& AR71XX_REV_ID_MINOR_MASK
;
68 rev
= id
>> AR71XX_REV_ID_REVISION_SHIFT
;
69 rev
&= AR71XX_REV_ID_REVISION_MASK
;
71 case AR71XX_REV_ID_MINOR_AR7130
:
72 ath79_soc
= ATH79_SOC_AR7130
;
76 case AR71XX_REV_ID_MINOR_AR7141
:
77 ath79_soc
= ATH79_SOC_AR7141
;
81 case AR71XX_REV_ID_MINOR_AR7161
:
82 ath79_soc
= ATH79_SOC_AR7161
;
88 case REV_ID_MAJOR_AR7240
:
89 ath79_soc
= ATH79_SOC_AR7240
;
91 rev
= id
& AR724X_REV_ID_REVISION_MASK
;
94 case REV_ID_MAJOR_AR7241
:
95 ath79_soc
= ATH79_SOC_AR7241
;
97 rev
= id
& AR724X_REV_ID_REVISION_MASK
;
100 case REV_ID_MAJOR_AR7242
:
101 ath79_soc
= ATH79_SOC_AR7242
;
103 rev
= id
& AR724X_REV_ID_REVISION_MASK
;
106 case REV_ID_MAJOR_AR913X
:
107 minor
= id
& AR913X_REV_ID_MINOR_MASK
;
108 rev
= id
>> AR913X_REV_ID_REVISION_SHIFT
;
109 rev
&= AR913X_REV_ID_REVISION_MASK
;
111 case AR913X_REV_ID_MINOR_AR9130
:
112 ath79_soc
= ATH79_SOC_AR9130
;
116 case AR913X_REV_ID_MINOR_AR9132
:
117 ath79_soc
= ATH79_SOC_AR9132
;
123 case REV_ID_MAJOR_AR9330
:
124 ath79_soc
= ATH79_SOC_AR9330
;
126 rev
= id
& AR933X_REV_ID_REVISION_MASK
;
129 case REV_ID_MAJOR_AR9331
:
130 ath79_soc
= ATH79_SOC_AR9331
;
132 rev
= id
& AR933X_REV_ID_REVISION_MASK
;
135 case REV_ID_MAJOR_AR9341
:
136 ath79_soc
= ATH79_SOC_AR9341
;
138 rev
= id
& AR934X_REV_ID_REVISION_MASK
;
141 case REV_ID_MAJOR_AR9342
:
142 ath79_soc
= ATH79_SOC_AR9342
;
144 rev
= id
& AR934X_REV_ID_REVISION_MASK
;
147 case REV_ID_MAJOR_AR9344
:
148 ath79_soc
= ATH79_SOC_AR9344
;
150 rev
= id
& AR934X_REV_ID_REVISION_MASK
;
153 case REV_ID_MAJOR_QCA9533_V2
:
158 case REV_ID_MAJOR_QCA9533
:
159 ath79_soc
= ATH79_SOC_QCA9533
;
161 rev
= id
& QCA953X_REV_ID_REVISION_MASK
;
164 case REV_ID_MAJOR_QCA9556
:
165 ath79_soc
= ATH79_SOC_QCA9556
;
167 rev
= id
& QCA955X_REV_ID_REVISION_MASK
;
170 case REV_ID_MAJOR_QCA9558
:
171 ath79_soc
= ATH79_SOC_QCA9558
;
173 rev
= id
& QCA955X_REV_ID_REVISION_MASK
;
176 case REV_ID_MAJOR_QCA956X
:
177 ath79_soc
= ATH79_SOC_QCA956X
;
179 rev
= id
& QCA956X_REV_ID_REVISION_MASK
;
182 case REV_ID_MAJOR_TP9343
:
183 ath79_soc
= ATH79_SOC_TP9343
;
185 rev
= id
& QCA956X_REV_ID_REVISION_MASK
;
189 panic("ath79: unknown SoC, id:0x%08x", id
);
195 if (soc_is_qca953x() || soc_is_qca955x() || soc_is_qca956x())
196 sprintf(ath79_sys_type
, "Qualcomm Atheros QCA%s ver %u rev %u",
198 else if (soc_is_tp9343())
199 sprintf(ath79_sys_type
, "Qualcomm Atheros TP%s rev %u",
202 sprintf(ath79_sys_type
, "Atheros AR%s rev %u", chip
, rev
);
203 pr_info("SoC: %s\n", ath79_sys_type
);
206 const char *get_system_type(void)
208 return ath79_sys_type
;
211 unsigned int get_c0_compare_int(void)
213 return CP0_LEGACY_COMPARE_IRQ
;
216 void __init
plat_mem_setup(void)
218 unsigned long fdt_start
;
220 set_io_port_base(KSEG1
);
222 /* Get the position of the FDT passed by the bootloader */
223 fdt_start
= fw_getenvl("fdt_start");
225 __dt_setup_arch((void *)KSEG0ADDR(fdt_start
));
226 else if (fw_passed_dtb
)
227 __dt_setup_arch((void *)KSEG0ADDR(fw_passed_dtb
));
229 ath79_reset_base
= ioremap(AR71XX_RESET_BASE
,
231 ath79_pll_base
= ioremap(AR71XX_PLL_BASE
,
233 ath79_detect_sys_type();
234 ath79_ddr_ctrl_init();
236 detect_memory_region(0, ATH79_MEM_SIZE_MIN
, ATH79_MEM_SIZE_MAX
);
238 _machine_restart
= ath79_restart
;
239 _machine_halt
= ath79_halt
;
240 pm_power_off
= ath79_halt
;
243 void __init
plat_time_init(void)
245 struct device_node
*np
;
247 unsigned long cpu_clk_rate
;
251 np
= of_get_cpu_node(0, NULL
);
253 pr_err("Failed to get CPU node\n");
257 clk
= of_clk_get(np
, 0);
259 pr_err("Failed to get CPU clock: %ld\n", PTR_ERR(clk
));
263 cpu_clk_rate
= clk_get_rate(clk
);
265 pr_info("CPU clock: %lu.%03lu MHz\n",
266 cpu_clk_rate
/ 1000000, (cpu_clk_rate
/ 1000) % 1000);
268 mips_hpt_frequency
= cpu_clk_rate
/ 2;
273 void __init
arch_init_irq(void)
278 void __init
device_tree_init(void)
280 unflatten_and_copy_device_tree();