2 * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
3 * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
4 * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * Adjustable divider clock implementation
13 #include <linux/clk-provider.h>
14 #include <linux/module.h>
15 #include <linux/slab.h>
17 #include <linux/err.h>
18 #include <linux/string.h>
19 #include <linux/log2.h>
22 * DOC: basic adjustable divider clock that cannot gate
24 * Traits of this clock:
25 * prepare - clk_prepare only ensures that parents are prepared
26 * enable - clk_enable only ensures that parents are enabled
27 * rate - rate is adjustable. clk->rate = ceiling(parent->rate / divisor)
28 * parent - fixed parent. No clk_set_parent support
31 static unsigned int _get_table_maxdiv(const struct clk_div_table
*table
,
34 unsigned int maxdiv
= 0, mask
= clk_div_mask(width
);
35 const struct clk_div_table
*clkt
;
37 for (clkt
= table
; clkt
->div
; clkt
++)
38 if (clkt
->div
> maxdiv
&& clkt
->val
<= mask
)
43 static unsigned int _get_table_mindiv(const struct clk_div_table
*table
)
45 unsigned int mindiv
= UINT_MAX
;
46 const struct clk_div_table
*clkt
;
48 for (clkt
= table
; clkt
->div
; clkt
++)
49 if (clkt
->div
< mindiv
)
54 static unsigned int _get_maxdiv(const struct clk_div_table
*table
, u8 width
,
57 if (flags
& CLK_DIVIDER_ONE_BASED
)
58 return clk_div_mask(width
);
59 if (flags
& CLK_DIVIDER_POWER_OF_TWO
)
60 return 1 << clk_div_mask(width
);
62 return _get_table_maxdiv(table
, width
);
63 return clk_div_mask(width
) + 1;
66 static unsigned int _get_table_div(const struct clk_div_table
*table
,
69 const struct clk_div_table
*clkt
;
71 for (clkt
= table
; clkt
->div
; clkt
++)
77 static unsigned int _get_div(const struct clk_div_table
*table
,
78 unsigned int val
, unsigned long flags
, u8 width
)
80 if (flags
& CLK_DIVIDER_ONE_BASED
)
82 if (flags
& CLK_DIVIDER_POWER_OF_TWO
)
84 if (flags
& CLK_DIVIDER_MAX_AT_ZERO
)
85 return val
? val
: clk_div_mask(width
) + 1;
87 return _get_table_div(table
, val
);
91 static unsigned int _get_table_val(const struct clk_div_table
*table
,
94 const struct clk_div_table
*clkt
;
96 for (clkt
= table
; clkt
->div
; clkt
++)
102 static unsigned int _get_val(const struct clk_div_table
*table
,
103 unsigned int div
, unsigned long flags
, u8 width
)
105 if (flags
& CLK_DIVIDER_ONE_BASED
)
107 if (flags
& CLK_DIVIDER_POWER_OF_TWO
)
109 if (flags
& CLK_DIVIDER_MAX_AT_ZERO
)
110 return (div
== clk_div_mask(width
) + 1) ? 0 : div
;
112 return _get_table_val(table
, div
);
116 unsigned long divider_recalc_rate(struct clk_hw
*hw
, unsigned long parent_rate
,
118 const struct clk_div_table
*table
,
119 unsigned long flags
, unsigned long width
)
123 div
= _get_div(table
, val
, flags
, width
);
125 WARN(!(flags
& CLK_DIVIDER_ALLOW_ZERO
),
126 "%s: Zero divisor and CLK_DIVIDER_ALLOW_ZERO not set\n",
127 clk_hw_get_name(hw
));
131 return DIV_ROUND_UP_ULL((u64
)parent_rate
, div
);
133 EXPORT_SYMBOL_GPL(divider_recalc_rate
);
135 static unsigned long clk_divider_recalc_rate(struct clk_hw
*hw
,
136 unsigned long parent_rate
)
138 struct clk_divider
*divider
= to_clk_divider(hw
);
141 val
= clk_readl(divider
->reg
) >> divider
->shift
;
142 val
&= clk_div_mask(divider
->width
);
144 return divider_recalc_rate(hw
, parent_rate
, val
, divider
->table
,
145 divider
->flags
, divider
->width
);
148 static bool _is_valid_table_div(const struct clk_div_table
*table
,
151 const struct clk_div_table
*clkt
;
153 for (clkt
= table
; clkt
->div
; clkt
++)
154 if (clkt
->div
== div
)
159 static bool _is_valid_div(const struct clk_div_table
*table
, unsigned int div
,
162 if (flags
& CLK_DIVIDER_POWER_OF_TWO
)
163 return is_power_of_2(div
);
165 return _is_valid_table_div(table
, div
);
169 static int _round_up_table(const struct clk_div_table
*table
, int div
)
171 const struct clk_div_table
*clkt
;
174 for (clkt
= table
; clkt
->div
; clkt
++) {
175 if (clkt
->div
== div
)
177 else if (clkt
->div
< div
)
180 if ((clkt
->div
- div
) < (up
- div
))
187 static int _round_down_table(const struct clk_div_table
*table
, int div
)
189 const struct clk_div_table
*clkt
;
190 int down
= _get_table_mindiv(table
);
192 for (clkt
= table
; clkt
->div
; clkt
++) {
193 if (clkt
->div
== div
)
195 else if (clkt
->div
> div
)
198 if ((div
- clkt
->div
) < (div
- down
))
205 static int _div_round_up(const struct clk_div_table
*table
,
206 unsigned long parent_rate
, unsigned long rate
,
209 int div
= DIV_ROUND_UP_ULL((u64
)parent_rate
, rate
);
211 if (flags
& CLK_DIVIDER_POWER_OF_TWO
)
212 div
= __roundup_pow_of_two(div
);
214 div
= _round_up_table(table
, div
);
219 static int _div_round_closest(const struct clk_div_table
*table
,
220 unsigned long parent_rate
, unsigned long rate
,
224 unsigned long up_rate
, down_rate
;
226 up
= DIV_ROUND_UP_ULL((u64
)parent_rate
, rate
);
227 down
= parent_rate
/ rate
;
229 if (flags
& CLK_DIVIDER_POWER_OF_TWO
) {
230 up
= __roundup_pow_of_two(up
);
231 down
= __rounddown_pow_of_two(down
);
233 up
= _round_up_table(table
, up
);
234 down
= _round_down_table(table
, down
);
237 up_rate
= DIV_ROUND_UP_ULL((u64
)parent_rate
, up
);
238 down_rate
= DIV_ROUND_UP_ULL((u64
)parent_rate
, down
);
240 return (rate
- up_rate
) <= (down_rate
- rate
) ? up
: down
;
243 static int _div_round(const struct clk_div_table
*table
,
244 unsigned long parent_rate
, unsigned long rate
,
247 if (flags
& CLK_DIVIDER_ROUND_CLOSEST
)
248 return _div_round_closest(table
, parent_rate
, rate
, flags
);
250 return _div_round_up(table
, parent_rate
, rate
, flags
);
253 static bool _is_best_div(unsigned long rate
, unsigned long now
,
254 unsigned long best
, unsigned long flags
)
256 if (flags
& CLK_DIVIDER_ROUND_CLOSEST
)
257 return abs(rate
- now
) < abs(rate
- best
);
259 return now
<= rate
&& now
> best
;
262 static int _next_div(const struct clk_div_table
*table
, int div
,
267 if (flags
& CLK_DIVIDER_POWER_OF_TWO
)
268 return __roundup_pow_of_two(div
);
270 return _round_up_table(table
, div
);
275 static int clk_divider_bestdiv(struct clk_hw
*hw
, struct clk_hw
*parent
,
277 unsigned long *best_parent_rate
,
278 const struct clk_div_table
*table
, u8 width
,
282 unsigned long parent_rate
, best
= 0, now
, maxdiv
;
283 unsigned long parent_rate_saved
= *best_parent_rate
;
288 maxdiv
= _get_maxdiv(table
, width
, flags
);
290 if (!(clk_hw_get_flags(hw
) & CLK_SET_RATE_PARENT
)) {
291 parent_rate
= *best_parent_rate
;
292 bestdiv
= _div_round(table
, parent_rate
, rate
, flags
);
293 bestdiv
= bestdiv
== 0 ? 1 : bestdiv
;
294 bestdiv
= bestdiv
> maxdiv
? maxdiv
: bestdiv
;
299 * The maximum divider we can use without overflowing
300 * unsigned long in rate * i below
302 maxdiv
= min(ULONG_MAX
/ rate
, maxdiv
);
304 for (i
= _next_div(table
, 0, flags
); i
<= maxdiv
;
305 i
= _next_div(table
, i
, flags
)) {
306 if (rate
* i
== parent_rate_saved
) {
308 * It's the most ideal case if the requested rate can be
309 * divided from parent clock without needing to change
310 * parent rate, so return the divider immediately.
312 *best_parent_rate
= parent_rate_saved
;
315 parent_rate
= clk_hw_round_rate(parent
, rate
* i
);
316 now
= DIV_ROUND_UP_ULL((u64
)parent_rate
, i
);
317 if (_is_best_div(rate
, now
, best
, flags
)) {
320 *best_parent_rate
= parent_rate
;
325 bestdiv
= _get_maxdiv(table
, width
, flags
);
326 *best_parent_rate
= clk_hw_round_rate(parent
, 1);
332 long divider_round_rate_parent(struct clk_hw
*hw
, struct clk_hw
*parent
,
333 unsigned long rate
, unsigned long *prate
,
334 const struct clk_div_table
*table
,
335 u8 width
, unsigned long flags
)
339 div
= clk_divider_bestdiv(hw
, parent
, rate
, prate
, table
, width
, flags
);
341 return DIV_ROUND_UP_ULL((u64
)*prate
, div
);
343 EXPORT_SYMBOL_GPL(divider_round_rate_parent
);
345 long divider_ro_round_rate_parent(struct clk_hw
*hw
, struct clk_hw
*parent
,
346 unsigned long rate
, unsigned long *prate
,
347 const struct clk_div_table
*table
, u8 width
,
348 unsigned long flags
, unsigned int val
)
352 div
= _get_div(table
, val
, flags
, width
);
354 /* Even a read-only clock can propagate a rate change */
355 if (clk_hw_get_flags(hw
) & CLK_SET_RATE_PARENT
) {
359 *prate
= clk_hw_round_rate(parent
, rate
* div
);
362 return DIV_ROUND_UP_ULL((u64
)*prate
, div
);
364 EXPORT_SYMBOL_GPL(divider_ro_round_rate_parent
);
367 static long clk_divider_round_rate(struct clk_hw
*hw
, unsigned long rate
,
368 unsigned long *prate
)
370 struct clk_divider
*divider
= to_clk_divider(hw
);
372 /* if read only, just return current value */
373 if (divider
->flags
& CLK_DIVIDER_READ_ONLY
) {
376 val
= clk_readl(divider
->reg
) >> divider
->shift
;
377 val
&= clk_div_mask(divider
->width
);
379 return divider_ro_round_rate(hw
, rate
, prate
, divider
->table
,
380 divider
->width
, divider
->flags
,
384 return divider_round_rate(hw
, rate
, prate
, divider
->table
,
385 divider
->width
, divider
->flags
);
388 int divider_get_val(unsigned long rate
, unsigned long parent_rate
,
389 const struct clk_div_table
*table
, u8 width
,
392 unsigned int div
, value
;
394 div
= DIV_ROUND_UP_ULL((u64
)parent_rate
, rate
);
396 if (!_is_valid_div(table
, div
, flags
))
399 value
= _get_val(table
, div
, flags
, width
);
401 return min_t(unsigned int, value
, clk_div_mask(width
));
403 EXPORT_SYMBOL_GPL(divider_get_val
);
405 static int clk_divider_set_rate(struct clk_hw
*hw
, unsigned long rate
,
406 unsigned long parent_rate
)
408 struct clk_divider
*divider
= to_clk_divider(hw
);
410 unsigned long flags
= 0;
413 value
= divider_get_val(rate
, parent_rate
, divider
->table
,
414 divider
->width
, divider
->flags
);
419 spin_lock_irqsave(divider
->lock
, flags
);
421 __acquire(divider
->lock
);
423 if (divider
->flags
& CLK_DIVIDER_HIWORD_MASK
) {
424 val
= clk_div_mask(divider
->width
) << (divider
->shift
+ 16);
426 val
= clk_readl(divider
->reg
);
427 val
&= ~(clk_div_mask(divider
->width
) << divider
->shift
);
429 val
|= (u32
)value
<< divider
->shift
;
430 clk_writel(val
, divider
->reg
);
433 spin_unlock_irqrestore(divider
->lock
, flags
);
435 __release(divider
->lock
);
440 const struct clk_ops clk_divider_ops
= {
441 .recalc_rate
= clk_divider_recalc_rate
,
442 .round_rate
= clk_divider_round_rate
,
443 .set_rate
= clk_divider_set_rate
,
445 EXPORT_SYMBOL_GPL(clk_divider_ops
);
447 const struct clk_ops clk_divider_ro_ops
= {
448 .recalc_rate
= clk_divider_recalc_rate
,
449 .round_rate
= clk_divider_round_rate
,
451 EXPORT_SYMBOL_GPL(clk_divider_ro_ops
);
453 static struct clk_hw
*_register_divider(struct device
*dev
, const char *name
,
454 const char *parent_name
, unsigned long flags
,
455 void __iomem
*reg
, u8 shift
, u8 width
,
456 u8 clk_divider_flags
, const struct clk_div_table
*table
,
459 struct clk_divider
*div
;
461 struct clk_init_data init
;
464 if (clk_divider_flags
& CLK_DIVIDER_HIWORD_MASK
) {
465 if (width
+ shift
> 16) {
466 pr_warn("divider value exceeds LOWORD field\n");
467 return ERR_PTR(-EINVAL
);
471 /* allocate the divider */
472 div
= kzalloc(sizeof(*div
), GFP_KERNEL
);
474 return ERR_PTR(-ENOMEM
);
477 if (clk_divider_flags
& CLK_DIVIDER_READ_ONLY
)
478 init
.ops
= &clk_divider_ro_ops
;
480 init
.ops
= &clk_divider_ops
;
481 init
.flags
= flags
| CLK_IS_BASIC
;
482 init
.parent_names
= (parent_name
? &parent_name
: NULL
);
483 init
.num_parents
= (parent_name
? 1 : 0);
485 /* struct clk_divider assignments */
489 div
->flags
= clk_divider_flags
;
491 div
->hw
.init
= &init
;
494 /* register the clock */
496 ret
= clk_hw_register(dev
, hw
);
506 * clk_register_divider - register a divider clock with the clock framework
507 * @dev: device registering this clock
508 * @name: name of this clock
509 * @parent_name: name of clock's parent
510 * @flags: framework-specific flags
511 * @reg: register address to adjust divider
512 * @shift: number of bits to shift the bitfield
513 * @width: width of the bitfield
514 * @clk_divider_flags: divider-specific flags for this clock
515 * @lock: shared register lock for this clock
517 struct clk
*clk_register_divider(struct device
*dev
, const char *name
,
518 const char *parent_name
, unsigned long flags
,
519 void __iomem
*reg
, u8 shift
, u8 width
,
520 u8 clk_divider_flags
, spinlock_t
*lock
)
524 hw
= _register_divider(dev
, name
, parent_name
, flags
, reg
, shift
,
525 width
, clk_divider_flags
, NULL
, lock
);
530 EXPORT_SYMBOL_GPL(clk_register_divider
);
533 * clk_hw_register_divider - register a divider clock with the clock framework
534 * @dev: device registering this clock
535 * @name: name of this clock
536 * @parent_name: name of clock's parent
537 * @flags: framework-specific flags
538 * @reg: register address to adjust divider
539 * @shift: number of bits to shift the bitfield
540 * @width: width of the bitfield
541 * @clk_divider_flags: divider-specific flags for this clock
542 * @lock: shared register lock for this clock
544 struct clk_hw
*clk_hw_register_divider(struct device
*dev
, const char *name
,
545 const char *parent_name
, unsigned long flags
,
546 void __iomem
*reg
, u8 shift
, u8 width
,
547 u8 clk_divider_flags
, spinlock_t
*lock
)
549 return _register_divider(dev
, name
, parent_name
, flags
, reg
, shift
,
550 width
, clk_divider_flags
, NULL
, lock
);
552 EXPORT_SYMBOL_GPL(clk_hw_register_divider
);
555 * clk_register_divider_table - register a table based divider clock with
556 * the clock framework
557 * @dev: device registering this clock
558 * @name: name of this clock
559 * @parent_name: name of clock's parent
560 * @flags: framework-specific flags
561 * @reg: register address to adjust divider
562 * @shift: number of bits to shift the bitfield
563 * @width: width of the bitfield
564 * @clk_divider_flags: divider-specific flags for this clock
565 * @table: array of divider/value pairs ending with a div set to 0
566 * @lock: shared register lock for this clock
568 struct clk
*clk_register_divider_table(struct device
*dev
, const char *name
,
569 const char *parent_name
, unsigned long flags
,
570 void __iomem
*reg
, u8 shift
, u8 width
,
571 u8 clk_divider_flags
, const struct clk_div_table
*table
,
576 hw
= _register_divider(dev
, name
, parent_name
, flags
, reg
, shift
,
577 width
, clk_divider_flags
, table
, lock
);
582 EXPORT_SYMBOL_GPL(clk_register_divider_table
);
585 * clk_hw_register_divider_table - register a table based divider clock with
586 * the clock framework
587 * @dev: device registering this clock
588 * @name: name of this clock
589 * @parent_name: name of clock's parent
590 * @flags: framework-specific flags
591 * @reg: register address to adjust divider
592 * @shift: number of bits to shift the bitfield
593 * @width: width of the bitfield
594 * @clk_divider_flags: divider-specific flags for this clock
595 * @table: array of divider/value pairs ending with a div set to 0
596 * @lock: shared register lock for this clock
598 struct clk_hw
*clk_hw_register_divider_table(struct device
*dev
,
599 const char *name
, const char *parent_name
, unsigned long flags
,
600 void __iomem
*reg
, u8 shift
, u8 width
,
601 u8 clk_divider_flags
, const struct clk_div_table
*table
,
604 return _register_divider(dev
, name
, parent_name
, flags
, reg
, shift
,
605 width
, clk_divider_flags
, table
, lock
);
607 EXPORT_SYMBOL_GPL(clk_hw_register_divider_table
);
609 void clk_unregister_divider(struct clk
*clk
)
611 struct clk_divider
*div
;
614 hw
= __clk_get_hw(clk
);
618 div
= to_clk_divider(hw
);
623 EXPORT_SYMBOL_GPL(clk_unregister_divider
);
626 * clk_hw_unregister_divider - unregister a clk divider
627 * @hw: hardware-specific clock data to unregister
629 void clk_hw_unregister_divider(struct clk_hw
*hw
)
631 struct clk_divider
*div
;
633 div
= to_clk_divider(hw
);
635 clk_hw_unregister(hw
);
638 EXPORT_SYMBOL_GPL(clk_hw_unregister_divider
);