2 * Copyright 2012 Red Hat Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
26 #include <nvif/class.h>
29 #include <core/client.h>
31 #include "nouveau_drm.h"
32 #include "nouveau_dma.h"
33 #include "nouveau_bo.h"
34 #include "nouveau_chan.h"
35 #include "nouveau_fence.h"
36 #include "nouveau_abi16.h"
38 MODULE_PARM_DESC(vram_pushbuf
, "Create DMA push buffers in VRAM");
39 int nouveau_vram_pushbuf
;
40 module_param_named(vram_pushbuf
, nouveau_vram_pushbuf
, int, 0400);
43 nouveau_channel_idle(struct nouveau_channel
*chan
)
45 struct nouveau_cli
*cli
= (void *)nvif_client(chan
->object
);
46 struct nouveau_fence
*fence
= NULL
;
49 ret
= nouveau_fence_new(chan
, false, &fence
);
51 ret
= nouveau_fence_wait(fence
, false, false);
52 nouveau_fence_unref(&fence
);
56 NV_PRINTK(error
, cli
, "failed to idle channel 0x%08x [%s]\n",
57 chan
->object
->handle
, nvxx_client(&cli
->base
)->name
);
62 nouveau_channel_del(struct nouveau_channel
**pchan
)
64 struct nouveau_channel
*chan
= *pchan
;
67 nouveau_channel_idle(chan
);
68 nouveau_fence(chan
->drm
)->context_del(chan
);
70 nvif_object_fini(&chan
->nvsw
);
71 nvif_object_fini(&chan
->gart
);
72 nvif_object_fini(&chan
->vram
);
73 nvif_object_ref(NULL
, &chan
->object
);
74 nvif_object_fini(&chan
->push
.ctxdma
);
75 nouveau_bo_vma_del(chan
->push
.buffer
, &chan
->push
.vma
);
76 nouveau_bo_unmap(chan
->push
.buffer
);
77 if (chan
->push
.buffer
&& chan
->push
.buffer
->pin_refcnt
)
78 nouveau_bo_unpin(chan
->push
.buffer
);
79 nouveau_bo_ref(NULL
, &chan
->push
.buffer
);
80 nvif_device_ref(NULL
, &chan
->device
);
87 nouveau_channel_prep(struct nouveau_drm
*drm
, struct nvif_device
*device
,
88 u32 handle
, u32 size
, struct nouveau_channel
**pchan
)
90 struct nouveau_cli
*cli
= (void *)nvif_client(&device
->base
);
91 struct nvkm_mmu
*mmu
= nvxx_mmu(device
);
92 struct nv_dma_v0 args
= {};
93 struct nouveau_channel
*chan
;
97 chan
= *pchan
= kzalloc(sizeof(*chan
), GFP_KERNEL
);
101 nvif_device_ref(device
, &chan
->device
);
104 /* allocate memory for dma push buffer */
105 target
= TTM_PL_FLAG_TT
| TTM_PL_FLAG_UNCACHED
;
106 if (nouveau_vram_pushbuf
)
107 target
= TTM_PL_FLAG_VRAM
;
109 ret
= nouveau_bo_new(drm
->dev
, size
, 0, target
, 0, 0, NULL
, NULL
,
112 ret
= nouveau_bo_pin(chan
->push
.buffer
, target
, false);
114 ret
= nouveau_bo_map(chan
->push
.buffer
);
118 nouveau_channel_del(pchan
);
122 /* create dma object covering the *entire* memory space that the
123 * pushbuf lives in, this is because the GEM code requires that
124 * we be able to call out to other (indirect) push buffers
126 chan
->push
.vma
.offset
= chan
->push
.buffer
->bo
.offset
;
128 if (device
->info
.family
>= NV_DEVICE_INFO_V0_TESLA
) {
129 ret
= nouveau_bo_vma_add(chan
->push
.buffer
, cli
->vm
,
132 nouveau_channel_del(pchan
);
136 args
.target
= NV_DMA_V0_TARGET_VM
;
137 args
.access
= NV_DMA_V0_ACCESS_VM
;
139 args
.limit
= cli
->vm
->mmu
->limit
- 1;
141 if (chan
->push
.buffer
->bo
.mem
.mem_type
== TTM_PL_VRAM
) {
142 if (device
->info
.family
== NV_DEVICE_INFO_V0_TNT
) {
143 /* nv04 vram pushbuf hack, retarget to its location in
144 * the framebuffer bar rather than direct vram access..
145 * nfi why this exists, it came from the -nv ddx.
147 args
.target
= NV_DMA_V0_TARGET_PCI
;
148 args
.access
= NV_DMA_V0_ACCESS_RDWR
;
149 args
.start
= nv_device_resource_start(nvxx_device(device
), 1);
150 args
.limit
= args
.start
+ device
->info
.ram_user
- 1;
152 args
.target
= NV_DMA_V0_TARGET_VRAM
;
153 args
.access
= NV_DMA_V0_ACCESS_RDWR
;
155 args
.limit
= device
->info
.ram_user
- 1;
158 if (chan
->drm
->agp
.stat
== ENABLED
) {
159 args
.target
= NV_DMA_V0_TARGET_AGP
;
160 args
.access
= NV_DMA_V0_ACCESS_RDWR
;
161 args
.start
= chan
->drm
->agp
.base
;
162 args
.limit
= chan
->drm
->agp
.base
+
163 chan
->drm
->agp
.size
- 1;
165 args
.target
= NV_DMA_V0_TARGET_VM
;
166 args
.access
= NV_DMA_V0_ACCESS_RDWR
;
168 args
.limit
= mmu
->limit
- 1;
172 ret
= nvif_object_init(nvif_object(device
), NULL
, NVDRM_PUSH
|
173 (handle
& 0xffff), NV_DMA_FROM_MEMORY
,
174 &args
, sizeof(args
), &chan
->push
.ctxdma
);
176 nouveau_channel_del(pchan
);
184 nouveau_channel_ind(struct nouveau_drm
*drm
, struct nvif_device
*device
,
185 u32 handle
, u32 engine
, struct nouveau_channel
**pchan
)
187 static const u16 oclasses
[] = { MAXWELL_CHANNEL_GPFIFO_A
,
188 KEPLER_CHANNEL_GPFIFO_A
,
189 FERMI_CHANNEL_GPFIFO
,
193 const u16
*oclass
= oclasses
;
195 struct nv50_channel_gpfifo_v0 nv50
;
196 struct kepler_channel_gpfifo_a_v0 kepler
;
198 struct nouveau_channel
*chan
;
202 /* allocate dma push buffer */
203 ret
= nouveau_channel_prep(drm
, device
, handle
, 0x12000, &chan
);
208 /* create channel object */
210 if (oclass
[0] >= KEPLER_CHANNEL_GPFIFO_A
) {
211 args
.kepler
.version
= 0;
212 args
.kepler
.engine
= engine
;
213 args
.kepler
.pushbuf
= chan
->push
.ctxdma
.handle
;
214 args
.kepler
.ilength
= 0x02000;
215 args
.kepler
.ioffset
= 0x10000 + chan
->push
.vma
.offset
;
216 size
= sizeof(args
.kepler
);
218 args
.nv50
.version
= 0;
219 args
.nv50
.pushbuf
= chan
->push
.ctxdma
.handle
;
220 args
.nv50
.ilength
= 0x02000;
221 args
.nv50
.ioffset
= 0x10000 + chan
->push
.vma
.offset
;
222 size
= sizeof(args
.nv50
);
225 ret
= nvif_object_new(nvif_object(device
), handle
, *oclass
++,
226 &args
, size
, &chan
->object
);
228 retn
= chan
->object
->data
;
229 if (chan
->object
->oclass
>= KEPLER_CHANNEL_GPFIFO_A
)
230 chan
->chid
= retn
->kepler
.chid
;
232 chan
->chid
= retn
->nv50
.chid
;
237 nouveau_channel_del(pchan
);
242 nouveau_channel_dma(struct nouveau_drm
*drm
, struct nvif_device
*device
,
243 u32 handle
, struct nouveau_channel
**pchan
)
245 static const u16 oclasses
[] = { NV40_CHANNEL_DMA
,
250 const u16
*oclass
= oclasses
;
251 struct nv03_channel_dma_v0 args
, *retn
;
252 struct nouveau_channel
*chan
;
255 /* allocate dma push buffer */
256 ret
= nouveau_channel_prep(drm
, device
, handle
, 0x10000, &chan
);
261 /* create channel object */
263 args
.pushbuf
= chan
->push
.ctxdma
.handle
;
264 args
.offset
= chan
->push
.vma
.offset
;
267 ret
= nvif_object_new(nvif_object(device
), handle
, *oclass
++,
268 &args
, sizeof(args
), &chan
->object
);
270 retn
= chan
->object
->data
;
271 chan
->chid
= retn
->chid
;
274 } while (ret
&& *oclass
);
276 nouveau_channel_del(pchan
);
281 nouveau_channel_init(struct nouveau_channel
*chan
, u32 vram
, u32 gart
)
283 struct nvif_device
*device
= chan
->device
;
284 struct nouveau_cli
*cli
= (void *)nvif_client(&device
->base
);
285 struct nvkm_mmu
*mmu
= nvxx_mmu(device
);
286 struct nvkm_sw_chan
*swch
;
287 struct nv_dma_v0 args
= {};
290 nvif_object_map(chan
->object
);
292 /* allocate dma objects to cover all allowed vram, and gart */
293 if (device
->info
.family
< NV_DEVICE_INFO_V0_FERMI
) {
294 if (device
->info
.family
>= NV_DEVICE_INFO_V0_TESLA
) {
295 args
.target
= NV_DMA_V0_TARGET_VM
;
296 args
.access
= NV_DMA_V0_ACCESS_VM
;
298 args
.limit
= cli
->vm
->mmu
->limit
- 1;
300 args
.target
= NV_DMA_V0_TARGET_VRAM
;
301 args
.access
= NV_DMA_V0_ACCESS_RDWR
;
303 args
.limit
= device
->info
.ram_user
- 1;
306 ret
= nvif_object_init(chan
->object
, NULL
, vram
,
307 NV_DMA_IN_MEMORY
, &args
,
308 sizeof(args
), &chan
->vram
);
312 if (device
->info
.family
>= NV_DEVICE_INFO_V0_TESLA
) {
313 args
.target
= NV_DMA_V0_TARGET_VM
;
314 args
.access
= NV_DMA_V0_ACCESS_VM
;
316 args
.limit
= cli
->vm
->mmu
->limit
- 1;
318 if (chan
->drm
->agp
.stat
== ENABLED
) {
319 args
.target
= NV_DMA_V0_TARGET_AGP
;
320 args
.access
= NV_DMA_V0_ACCESS_RDWR
;
321 args
.start
= chan
->drm
->agp
.base
;
322 args
.limit
= chan
->drm
->agp
.base
+
323 chan
->drm
->agp
.size
- 1;
325 args
.target
= NV_DMA_V0_TARGET_VM
;
326 args
.access
= NV_DMA_V0_ACCESS_RDWR
;
328 args
.limit
= mmu
->limit
- 1;
331 ret
= nvif_object_init(chan
->object
, NULL
, gart
,
332 NV_DMA_IN_MEMORY
, &args
,
333 sizeof(args
), &chan
->gart
);
338 /* initialise dma tracking parameters */
339 switch (chan
->object
->oclass
& 0x00ff) {
342 chan
->user_put
= 0x40;
343 chan
->user_get
= 0x44;
344 chan
->dma
.max
= (0x10000 / 4) - 2;
347 chan
->user_put
= 0x40;
348 chan
->user_get
= 0x44;
349 chan
->user_get_hi
= 0x60;
350 chan
->dma
.ib_base
= 0x10000 / 4;
351 chan
->dma
.ib_max
= (0x02000 / 8) - 1;
352 chan
->dma
.ib_put
= 0;
353 chan
->dma
.ib_free
= chan
->dma
.ib_max
- chan
->dma
.ib_put
;
354 chan
->dma
.max
= chan
->dma
.ib_base
;
359 chan
->dma
.cur
= chan
->dma
.put
;
360 chan
->dma
.free
= chan
->dma
.max
- chan
->dma
.cur
;
362 ret
= RING_SPACE(chan
, NOUVEAU_DMA_SKIPS
);
366 for (i
= 0; i
< NOUVEAU_DMA_SKIPS
; i
++)
367 OUT_RING(chan
, 0x00000000);
369 /* allocate software object class (used for fences on <= nv05) */
370 if (device
->info
.family
< NV_DEVICE_INFO_V0_CELSIUS
) {
371 ret
= nvif_object_init(chan
->object
, NULL
, 0x006e, 0x006e,
372 NULL
, 0, &chan
->nvsw
);
376 swch
= (void *)nvxx_object(&chan
->nvsw
)->parent
;
377 swch
->flip
= nouveau_flip_complete
;
378 swch
->flip_data
= chan
;
380 ret
= RING_SPACE(chan
, 2);
384 BEGIN_NV04(chan
, NvSubSw
, 0x0000, 1);
385 OUT_RING (chan
, chan
->nvsw
.handle
);
389 /* initialise synchronisation */
390 return nouveau_fence(chan
->drm
)->context_new(chan
);
394 nouveau_channel_new(struct nouveau_drm
*drm
, struct nvif_device
*device
,
395 u32 handle
, u32 arg0
, u32 arg1
,
396 struct nouveau_channel
**pchan
)
398 struct nouveau_cli
*cli
= (void *)nvif_client(&device
->base
);
402 /* hack until fencenv50 is fixed, and agp access relaxed */
403 super
= cli
->base
.super
;
404 cli
->base
.super
= true;
406 ret
= nouveau_channel_ind(drm
, device
, handle
, arg0
, pchan
);
408 NV_PRINTK(debug
, cli
, "ib channel create, %d\n", ret
);
409 ret
= nouveau_channel_dma(drm
, device
, handle
, pchan
);
411 NV_PRINTK(debug
, cli
, "dma channel create, %d\n", ret
);
416 ret
= nouveau_channel_init(*pchan
, arg0
, arg1
);
418 NV_PRINTK(error
, cli
, "channel failed to initialise, %d\n", ret
);
419 nouveau_channel_del(pchan
);
423 cli
->base
.super
= super
;