Linux 4.2.1
[linux/fpc-iii.git] / drivers / gpu / drm / omapdrm / omap_crtc.c
blob23d9c928cdc91b44c20efd05fd361e85f20089f3
1 /*
2 * drivers/gpu/drm/omapdrm/omap_crtc.c
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
20 #include <drm/drm_atomic.h>
21 #include <drm/drm_atomic_helper.h>
22 #include <drm/drm_crtc.h>
23 #include <drm/drm_crtc_helper.h>
24 #include <drm/drm_mode.h>
25 #include <drm/drm_plane_helper.h>
27 #include "omap_drv.h"
29 #define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
31 struct omap_crtc {
32 struct drm_crtc base;
34 const char *name;
35 enum omap_channel channel;
38 * Temporary: eventually this will go away, but it is needed
39 * for now to keep the output's happy. (They only need
40 * mgr->id.) Eventually this will be replaced w/ something
41 * more common-panel-framework-y
43 struct omap_overlay_manager *mgr;
45 struct omap_video_timings timings;
47 struct omap_drm_irq vblank_irq;
48 struct omap_drm_irq error_irq;
50 bool ignore_digit_sync_lost;
52 bool pending;
53 wait_queue_head_t pending_wait;
56 /* -----------------------------------------------------------------------------
57 * Helper Functions
60 uint32_t pipe2vbl(struct drm_crtc *crtc)
62 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
64 return dispc_mgr_get_vsync_irq(omap_crtc->channel);
67 struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
69 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
70 return &omap_crtc->timings;
73 enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
75 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
76 return omap_crtc->channel;
79 int omap_crtc_wait_pending(struct drm_crtc *crtc)
81 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
83 return wait_event_timeout(omap_crtc->pending_wait,
84 !omap_crtc->pending,
85 msecs_to_jiffies(50));
88 /* -----------------------------------------------------------------------------
89 * DSS Manager Functions
93 * Manager-ops, callbacks from output when they need to configure
94 * the upstream part of the video pipe.
96 * Most of these we can ignore until we add support for command-mode
97 * panels.. for video-mode the crtc-helpers already do an adequate
98 * job of sequencing the setup of the video pipe in the proper order
101 /* ovl-mgr-id -> crtc */
102 static struct omap_crtc *omap_crtcs[8];
104 /* we can probably ignore these until we support command-mode panels: */
105 static int omap_crtc_dss_connect(struct omap_overlay_manager *mgr,
106 struct omap_dss_device *dst)
108 if (mgr->output)
109 return -EINVAL;
111 if ((mgr->supported_outputs & dst->id) == 0)
112 return -EINVAL;
114 dst->manager = mgr;
115 mgr->output = dst;
117 return 0;
120 static void omap_crtc_dss_disconnect(struct omap_overlay_manager *mgr,
121 struct omap_dss_device *dst)
123 mgr->output->manager = NULL;
124 mgr->output = NULL;
127 static void omap_crtc_dss_start_update(struct omap_overlay_manager *mgr)
131 /* Called only from the encoder enable/disable and suspend/resume handlers. */
132 static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
134 struct drm_device *dev = crtc->dev;
135 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
136 enum omap_channel channel = omap_crtc->channel;
137 struct omap_irq_wait *wait;
138 u32 framedone_irq, vsync_irq;
139 int ret;
141 if (dispc_mgr_is_enabled(channel) == enable)
142 return;
144 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
146 * Digit output produces some sync lost interrupts during the
147 * first frame when enabling, so we need to ignore those.
149 omap_crtc->ignore_digit_sync_lost = true;
152 framedone_irq = dispc_mgr_get_framedone_irq(channel);
153 vsync_irq = dispc_mgr_get_vsync_irq(channel);
155 if (enable) {
156 wait = omap_irq_wait_init(dev, vsync_irq, 1);
157 } else {
159 * When we disable the digit output, we need to wait for
160 * FRAMEDONE to know that DISPC has finished with the output.
162 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
163 * that case we need to use vsync interrupt, and wait for both
164 * even and odd frames.
167 if (framedone_irq)
168 wait = omap_irq_wait_init(dev, framedone_irq, 1);
169 else
170 wait = omap_irq_wait_init(dev, vsync_irq, 2);
173 dispc_mgr_enable(channel, enable);
175 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
176 if (ret) {
177 dev_err(dev->dev, "%s: timeout waiting for %s\n",
178 omap_crtc->name, enable ? "enable" : "disable");
181 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
182 omap_crtc->ignore_digit_sync_lost = false;
183 /* make sure the irq handler sees the value above */
184 mb();
189 static int omap_crtc_dss_enable(struct omap_overlay_manager *mgr)
191 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
192 struct omap_overlay_manager_info info;
194 memset(&info, 0, sizeof(info));
195 info.default_color = 0x00000000;
196 info.trans_key = 0x00000000;
197 info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
198 info.trans_enabled = false;
200 dispc_mgr_setup(omap_crtc->channel, &info);
201 dispc_mgr_set_timings(omap_crtc->channel,
202 &omap_crtc->timings);
203 omap_crtc_set_enabled(&omap_crtc->base, true);
205 return 0;
208 static void omap_crtc_dss_disable(struct omap_overlay_manager *mgr)
210 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
212 omap_crtc_set_enabled(&omap_crtc->base, false);
215 static void omap_crtc_dss_set_timings(struct omap_overlay_manager *mgr,
216 const struct omap_video_timings *timings)
218 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
219 DBG("%s", omap_crtc->name);
220 omap_crtc->timings = *timings;
223 static void omap_crtc_dss_set_lcd_config(struct omap_overlay_manager *mgr,
224 const struct dss_lcd_mgr_config *config)
226 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
227 DBG("%s", omap_crtc->name);
228 dispc_mgr_set_lcd_config(omap_crtc->channel, config);
231 static int omap_crtc_dss_register_framedone(
232 struct omap_overlay_manager *mgr,
233 void (*handler)(void *), void *data)
235 return 0;
238 static void omap_crtc_dss_unregister_framedone(
239 struct omap_overlay_manager *mgr,
240 void (*handler)(void *), void *data)
244 static const struct dss_mgr_ops mgr_ops = {
245 .connect = omap_crtc_dss_connect,
246 .disconnect = omap_crtc_dss_disconnect,
247 .start_update = omap_crtc_dss_start_update,
248 .enable = omap_crtc_dss_enable,
249 .disable = omap_crtc_dss_disable,
250 .set_timings = omap_crtc_dss_set_timings,
251 .set_lcd_config = omap_crtc_dss_set_lcd_config,
252 .register_framedone_handler = omap_crtc_dss_register_framedone,
253 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
256 /* -----------------------------------------------------------------------------
257 * Setup, Flush and Page Flip
260 static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
262 struct drm_pending_vblank_event *event;
263 struct drm_device *dev = crtc->dev;
264 unsigned long flags;
266 event = crtc->state->event;
268 if (!event)
269 return;
271 spin_lock_irqsave(&dev->event_lock, flags);
273 list_del(&event->base.link);
276 * Queue the event for delivery if it's still linked to a file
277 * handle, otherwise just destroy it.
279 if (event->base.file_priv)
280 drm_crtc_send_vblank_event(crtc, event);
281 else
282 event->base.destroy(&event->base);
284 spin_unlock_irqrestore(&dev->event_lock, flags);
287 static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
289 struct omap_crtc *omap_crtc =
290 container_of(irq, struct omap_crtc, error_irq);
292 if (omap_crtc->ignore_digit_sync_lost) {
293 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
294 if (!irqstatus)
295 return;
298 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
301 static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
303 struct omap_crtc *omap_crtc =
304 container_of(irq, struct omap_crtc, vblank_irq);
305 struct drm_device *dev = omap_crtc->base.dev;
307 if (dispc_mgr_go_busy(omap_crtc->channel))
308 return;
310 DBG("%s: apply done", omap_crtc->name);
312 __omap_irq_unregister(dev, &omap_crtc->vblank_irq);
314 rmb();
315 WARN_ON(!omap_crtc->pending);
316 omap_crtc->pending = false;
317 wmb();
319 /* wake up userspace */
320 omap_crtc_complete_page_flip(&omap_crtc->base);
322 /* wake up omap_atomic_complete */
323 wake_up(&omap_crtc->pending_wait);
326 /* -----------------------------------------------------------------------------
327 * CRTC Functions
330 static void omap_crtc_destroy(struct drm_crtc *crtc)
332 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
334 DBG("%s", omap_crtc->name);
336 WARN_ON(omap_crtc->vblank_irq.registered);
337 omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
339 drm_crtc_cleanup(crtc);
341 kfree(omap_crtc);
344 static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
345 const struct drm_display_mode *mode,
346 struct drm_display_mode *adjusted_mode)
348 return true;
351 static void omap_crtc_enable(struct drm_crtc *crtc)
353 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
355 DBG("%s", omap_crtc->name);
357 rmb();
358 WARN_ON(omap_crtc->pending);
359 omap_crtc->pending = true;
360 wmb();
362 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
364 drm_crtc_vblank_on(crtc);
367 static void omap_crtc_disable(struct drm_crtc *crtc)
369 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
371 DBG("%s", omap_crtc->name);
373 drm_crtc_vblank_off(crtc);
376 static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
378 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
379 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
381 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
382 omap_crtc->name, mode->base.id, mode->name,
383 mode->vrefresh, mode->clock,
384 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
385 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
386 mode->type, mode->flags);
388 copy_timings_drm_to_omap(&omap_crtc->timings, mode);
391 static void omap_crtc_atomic_begin(struct drm_crtc *crtc)
395 static void omap_crtc_atomic_flush(struct drm_crtc *crtc)
397 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
399 WARN_ON(omap_crtc->vblank_irq.registered);
401 if (dispc_mgr_is_enabled(omap_crtc->channel)) {
403 DBG("%s: GO", omap_crtc->name);
405 rmb();
406 WARN_ON(omap_crtc->pending);
407 omap_crtc->pending = true;
408 wmb();
410 dispc_mgr_go(omap_crtc->channel);
411 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
414 crtc->invert_dimensions = !!(crtc->primary->state->rotation &
415 (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270)));
418 static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
419 struct drm_crtc_state *state,
420 struct drm_property *property,
421 uint64_t val)
423 struct drm_plane_state *plane_state;
424 struct drm_plane *plane = crtc->primary;
427 * Delegate property set to the primary plane. Get the plane state and
428 * set the property directly.
431 plane_state = drm_atomic_get_plane_state(state->state, plane);
432 if (!plane_state)
433 return -EINVAL;
435 return drm_atomic_plane_set_property(plane, plane_state, property, val);
438 static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
439 const struct drm_crtc_state *state,
440 struct drm_property *property,
441 uint64_t *val)
444 * Delegate property get to the primary plane. The
445 * drm_atomic_plane_get_property() function isn't exported, but can be
446 * called through drm_object_property_get_value() as that will call
447 * drm_atomic_get_property() for atomic drivers.
449 return drm_object_property_get_value(&crtc->primary->base, property,
450 val);
453 static const struct drm_crtc_funcs omap_crtc_funcs = {
454 .reset = drm_atomic_helper_crtc_reset,
455 .set_config = drm_atomic_helper_set_config,
456 .destroy = omap_crtc_destroy,
457 .page_flip = drm_atomic_helper_page_flip,
458 .set_property = drm_atomic_helper_crtc_set_property,
459 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
460 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
461 .atomic_set_property = omap_crtc_atomic_set_property,
462 .atomic_get_property = omap_crtc_atomic_get_property,
465 static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
466 .mode_fixup = omap_crtc_mode_fixup,
467 .mode_set_nofb = omap_crtc_mode_set_nofb,
468 .disable = omap_crtc_disable,
469 .enable = omap_crtc_enable,
470 .atomic_begin = omap_crtc_atomic_begin,
471 .atomic_flush = omap_crtc_atomic_flush,
474 /* -----------------------------------------------------------------------------
475 * Init and Cleanup
478 static const char *channel_names[] = {
479 [OMAP_DSS_CHANNEL_LCD] = "lcd",
480 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
481 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
482 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
485 void omap_crtc_pre_init(void)
487 dss_install_mgr_ops(&mgr_ops);
490 void omap_crtc_pre_uninit(void)
492 dss_uninstall_mgr_ops();
495 /* initialize crtc */
496 struct drm_crtc *omap_crtc_init(struct drm_device *dev,
497 struct drm_plane *plane, enum omap_channel channel, int id)
499 struct drm_crtc *crtc = NULL;
500 struct omap_crtc *omap_crtc;
501 int ret;
503 DBG("%s", channel_names[channel]);
505 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
506 if (!omap_crtc)
507 return NULL;
509 crtc = &omap_crtc->base;
511 init_waitqueue_head(&omap_crtc->pending_wait);
513 omap_crtc->channel = channel;
514 omap_crtc->name = channel_names[channel];
516 omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
517 omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
519 omap_crtc->error_irq.irqmask =
520 dispc_mgr_get_sync_lost_irq(channel);
521 omap_crtc->error_irq.irq = omap_crtc_error_irq;
522 omap_irq_register(dev, &omap_crtc->error_irq);
524 /* temporary: */
525 omap_crtc->mgr = omap_dss_get_overlay_manager(channel);
527 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
528 &omap_crtc_funcs);
529 if (ret < 0) {
530 kfree(omap_crtc);
531 return NULL;
534 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
536 omap_plane_install_properties(crtc->primary, &crtc->base);
538 omap_crtcs[channel] = omap_crtc;
540 return crtc;