2 * Samsung's Exynos5 SoC series common device tree source
4 * Copyright (c) 2012-2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
7 * Samsung's Exynos5 SoC series device nodes are listed in this file. Particular
8 * SoCs from Exynos5 series can include this file and provide values for SoCs
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
16 #include <dt-bindings/interrupt-controller/arm-gic.h>
17 #include <dt-bindings/interrupt-controller/irq.h>
18 #include "exynos-syscon-restart.dtsi"
21 interrupt-parent = <&gic>;
37 compatible = "simple-bus";
43 compatible = "samsung,exynos4210-chipid";
44 reg = <0x10000000 0x100>;
47 sromc: memory-controller@12250000 {
48 compatible = "samsung,exynos4210-srom";
49 reg = <0x12250000 0x14>;
52 combiner: interrupt-controller@10440000 {
53 compatible = "samsung,exynos4210-combiner";
54 #interrupt-cells = <2>;
56 samsung,combiner-nr = <32>;
57 reg = <0x10440000 0x1000>;
58 interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>,
59 <0 1 IRQ_TYPE_LEVEL_HIGH>,
60 <0 2 IRQ_TYPE_LEVEL_HIGH>,
61 <0 3 IRQ_TYPE_LEVEL_HIGH>,
62 <0 4 IRQ_TYPE_LEVEL_HIGH>,
63 <0 5 IRQ_TYPE_LEVEL_HIGH>,
64 <0 6 IRQ_TYPE_LEVEL_HIGH>,
65 <0 7 IRQ_TYPE_LEVEL_HIGH>,
66 <0 8 IRQ_TYPE_LEVEL_HIGH>,
67 <0 9 IRQ_TYPE_LEVEL_HIGH>,
68 <0 10 IRQ_TYPE_LEVEL_HIGH>,
69 <0 11 IRQ_TYPE_LEVEL_HIGH>,
70 <0 12 IRQ_TYPE_LEVEL_HIGH>,
71 <0 13 IRQ_TYPE_LEVEL_HIGH>,
72 <0 14 IRQ_TYPE_LEVEL_HIGH>,
73 <0 15 IRQ_TYPE_LEVEL_HIGH>,
74 <0 16 IRQ_TYPE_LEVEL_HIGH>,
75 <0 17 IRQ_TYPE_LEVEL_HIGH>,
76 <0 18 IRQ_TYPE_LEVEL_HIGH>,
77 <0 19 IRQ_TYPE_LEVEL_HIGH>,
78 <0 20 IRQ_TYPE_LEVEL_HIGH>,
79 <0 21 IRQ_TYPE_LEVEL_HIGH>,
80 <0 22 IRQ_TYPE_LEVEL_HIGH>,
81 <0 23 IRQ_TYPE_LEVEL_HIGH>,
82 <0 24 IRQ_TYPE_LEVEL_HIGH>,
83 <0 25 IRQ_TYPE_LEVEL_HIGH>,
84 <0 26 IRQ_TYPE_LEVEL_HIGH>,
85 <0 27 IRQ_TYPE_LEVEL_HIGH>,
86 <0 28 IRQ_TYPE_LEVEL_HIGH>,
87 <0 29 IRQ_TYPE_LEVEL_HIGH>,
88 <0 30 IRQ_TYPE_LEVEL_HIGH>,
89 <0 31 IRQ_TYPE_LEVEL_HIGH>;
92 gic: interrupt-controller@10481000 {
93 compatible = "arm,gic-400", "arm,cortex-a15-gic", "arm,cortex-a9-gic";
94 #interrupt-cells = <3>;
96 reg = <0x10481000 0x1000>,
100 interrupts = <GIC_PPI 9
101 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
104 sysreg_system_controller: syscon@10050000 {
105 compatible = "samsung,exynos5-sysreg", "syscon";
106 reg = <0x10050000 0x5000>;
109 serial_0: serial@12C00000 {
110 compatible = "samsung,exynos4210-uart";
111 reg = <0x12C00000 0x100>;
112 interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>;
115 serial_1: serial@12C10000 {
116 compatible = "samsung,exynos4210-uart";
117 reg = <0x12C10000 0x100>;
118 interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
121 serial_2: serial@12C20000 {
122 compatible = "samsung,exynos4210-uart";
123 reg = <0x12C20000 0x100>;
124 interrupts = <0 53 IRQ_TYPE_LEVEL_HIGH>;
127 serial_3: serial@12C30000 {
128 compatible = "samsung,exynos4210-uart";
129 reg = <0x12C30000 0x100>;
130 interrupts = <0 54 IRQ_TYPE_LEVEL_HIGH>;
133 i2c_0: i2c@12C60000 {
134 compatible = "samsung,s3c2440-i2c";
135 reg = <0x12C60000 0x100>;
136 interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
137 #address-cells = <1>;
139 samsung,sysreg-phandle = <&sysreg_system_controller>;
143 i2c_1: i2c@12C70000 {
144 compatible = "samsung,s3c2440-i2c";
145 reg = <0x12C70000 0x100>;
146 interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
147 #address-cells = <1>;
149 samsung,sysreg-phandle = <&sysreg_system_controller>;
153 i2c_2: i2c@12C80000 {
154 compatible = "samsung,s3c2440-i2c";
155 reg = <0x12C80000 0x100>;
156 interrupts = <0 58 IRQ_TYPE_LEVEL_HIGH>;
157 #address-cells = <1>;
159 samsung,sysreg-phandle = <&sysreg_system_controller>;
163 i2c_3: i2c@12C90000 {
164 compatible = "samsung,s3c2440-i2c";
165 reg = <0x12C90000 0x100>;
166 interrupts = <0 59 IRQ_TYPE_LEVEL_HIGH>;
167 #address-cells = <1>;
169 samsung,sysreg-phandle = <&sysreg_system_controller>;
174 compatible = "samsung,exynos4210-pwm";
175 reg = <0x12DD0000 0x100>;
176 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
181 compatible = "samsung,s3c6410-rtc";
182 reg = <0x101E0000 0x100>;
183 interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>,
184 <0 44 IRQ_TYPE_LEVEL_HIGH>;
188 fimd: fimd@14400000 {
189 compatible = "samsung,exynos5250-fimd";
190 interrupt-parent = <&combiner>;
191 reg = <0x14400000 0x40000>;
192 interrupt-names = "fifo", "vsync", "lcd_sys";
193 interrupts = <18 4>, <18 5>, <18 6>;
194 samsung,sysreg = <&sysreg_system_controller>;
198 dp: dp-controller@145B0000 {
199 compatible = "samsung,exynos5-dp";
200 reg = <0x145B0000 0x1000>;
202 interrupt-parent = <&combiner>;
203 #address-cells = <1>;