2 * Google Veyron Jaq Rev 1+ board device tree source
4 * Copyright 2015 Google, Inc
6 * This file is dual-licensed: you can use it either under the terms
7 * of the GPL or the X11 license, at your option. Note that this dual
8 * licensing only applies to this file, and not this project as a
11 * a) This file is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of the
14 * License, or (at your option) any later version.
16 * This file is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
23 * b) Permission is hereby granted, free of charge, to any person
24 * obtaining a copy of this software and associated documentation
25 * files (the "Software"), to deal in the Software without
26 * restriction, including without limitation the rights to use,
27 * copy, modify, merge, publish, distribute, sublicense, and/or
28 * sell copies of the Software, and to permit persons to whom the
29 * Software is furnished to do so, subject to the following
32 * The above copyright notice and this permission notice shall be
33 * included in all copies or substantial portions of the Software.
35 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42 * OTHER DEALINGS IN THE SOFTWARE.
47 #include "rk3288-veyron-chromebook.dtsi"
48 #include "cros-ec-sbs.dtsi"
52 compatible = "google,veyron-jaq-rev5", "google,veyron-jaq-rev4",
53 "google,veyron-jaq-rev3", "google,veyron-jaq-rev2",
54 "google,veyron-jaq-rev1", "google,veyron-jaq",
55 "google,veyron", "rockchip,rk3288";
57 panel_regulator: panel-regulator {
58 compatible = "regulator-fixed";
60 gpio = <&gpio7 RK_PB6 GPIO_ACTIVE_HIGH>;
61 pinctrl-names = "default";
62 pinctrl-0 = <&lcd_enable_h>;
63 regulator-name = "panel_regulator";
64 startup-delay-us = <100000>;
65 vin-supply = <&vcc33_sys>;
68 vcc18_lcd: vcc18-lcd {
69 compatible = "regulator-fixed";
71 gpio = <&gpio2 RK_PB5 GPIO_ACTIVE_HIGH>;
72 pinctrl-names = "default";
73 pinctrl-0 = <&avdd_1v8_disp_en>;
74 regulator-name = "vcc18_lcd";
77 vin-supply = <&vcc18_wl>;
80 backlight_regulator: backlight-regulator {
81 compatible = "regulator-fixed";
83 gpio = <&gpio2 RK_PB4 GPIO_ACTIVE_HIGH>;
84 pinctrl-names = "default";
85 pinctrl-0 = <&bl_pwr_en>;
86 regulator-name = "backlight_regulator";
87 vin-supply = <&vcc33_sys>;
88 startup-delay-us = <15000>;
93 /* Jaq panel PWM must be >= 3%, so start non-zero brightness at 8 */
97 16 17 18 19 20 21 22 23
98 24 25 26 27 28 29 30 31
99 32 33 34 35 36 37 38 39
100 40 41 42 43 44 45 46 47
101 48 49 50 51 52 53 54 55
102 56 57 58 59 60 61 62 63
103 64 65 66 67 68 69 70 71
104 72 73 74 75 76 77 78 79
105 80 81 82 83 84 85 86 87
106 88 89 90 91 92 93 94 95
107 96 97 98 99 100 101 102 103
108 104 105 106 107 108 109 110 111
109 112 113 114 115 116 117 118 119
110 120 121 122 123 124 125 126 127
111 128 129 130 131 132 133 134 135
112 136 137 138 139 140 141 142 143
113 144 145 146 147 148 149 150 151
114 152 153 154 155 156 157 158 159
115 160 161 162 163 164 165 166 167
116 168 169 170 171 172 173 174 175
117 176 177 178 179 180 181 182 183
118 184 185 186 187 188 189 190 191
119 192 193 194 195 196 197 198 199
120 200 201 202 203 204 205 206 207
121 208 209 210 211 212 213 214 215
122 216 217 218 219 220 221 222 223
123 224 225 226 227 228 229 230 231
124 232 233 234 235 236 237 238 239
125 240 241 242 243 244 245 246 247
126 248 249 250 251 252 253 254 255>;
127 power-supply = <&backlight_regulator>;
131 power-supply = <&panel_regulator>;
135 pinctrl-names = "default";
136 pinctrl-0 = <&pmic_int_l &dvs_1 &dvs_2>;
137 dvs-gpios = <&gpio7 RK_PB4 GPIO_ACTIVE_HIGH>,
138 <&gpio7 RK_PB7 GPIO_ACTIVE_HIGH>;
142 regulator-name = "mic_vcc";
145 regulator-min-microvolt = <1800000>;
146 regulator-max-microvolt = <1800000>;
147 regulator-state-mem {
148 regulator-off-in-suspend;
156 pinctrl-names = "default";
157 pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_cd_disabled &sdmmc_cd_gpio
163 gpio = <&gpio7 RK_PC5 GPIO_ACTIVE_HIGH>;
164 pinctrl-names = "default";
165 pinctrl-0 = <&drv_5v>;
170 gpio = <&gpio5 RK_PC3 GPIO_ACTIVE_HIGH>;
171 pinctrl-names = "default";
172 pinctrl-0 = <&vcc50_hdmi_en>;
177 bl_pwr_en: bl_pwr_en {
178 rockchip,pins = <2 12 RK_FUNC_GPIO &pcfg_pull_none>;
184 rockchip,pins = <7 21 RK_FUNC_GPIO &pcfg_pull_none>;
189 vcc50_hdmi_en: vcc50-hdmi-en {
190 rockchip,pins = <5 19 RK_FUNC_GPIO &pcfg_pull_none>;
195 lcd_enable_h: lcd-en {
196 rockchip,pins = <7 14 RK_FUNC_GPIO &pcfg_pull_none>;
199 avdd_1v8_disp_en: avdd-1v8-disp-en {
200 rockchip,pins = <2 13 RK_FUNC_GPIO &pcfg_pull_none>;
206 rockchip,pins = <7 12 RK_FUNC_GPIO &pcfg_pull_down>;
210 rockchip,pins = <7 15 RK_FUNC_GPIO &pcfg_pull_down>;