2 * ARM Ltd. Versatile Express
4 * Motherboard Express uATX
9 * RS1 memory map ("ARM Cortex-A Series memory map" in the board's
10 * Technical Reference Manual)
12 * WARNING! The hardware described in this file is independent from the
13 * original variant (vexpress-v2m.dtsi), but there is a strong
14 * correspondence between the two configurations.
16 * TAKE CARE WHEN MAINTAINING THIS FILE TO PROPAGATE ANY RELEVANT
17 * CHANGES TO vexpress-v2m.dtsi!
23 arm,vexpress,site = <0>;
24 arm,v2m-memory-map = "rs1";
25 compatible = "arm,vexpress,v2m-p1", "simple-bus";
26 #address-cells = <2>; /* SMB chipselect number and offset */
28 #interrupt-cells = <1>;
32 compatible = "arm,vexpress-flash", "cfi-flash";
33 reg = <0 0x00000000 0x04000000>,
34 <4 0x00000000 0x04000000>;
39 compatible = "arm,vexpress-psram", "mtd-ram";
40 reg = <1 0x00000000 0x02000000>;
44 v2m_video_ram: vram@2,00000000 {
45 compatible = "arm,vexpress-vram";
46 reg = <2 0x00000000 0x00800000>;
50 compatible = "smsc,lan9118", "smsc,lan9115";
51 reg = <2 0x02000000 0x10000>;
57 vdd33a-supply = <&v2m_fixed_3v3>;
58 vddvario-supply = <&v2m_fixed_3v3>;
62 compatible = "nxp,usb-isp1761";
63 reg = <2 0x03000000 0x20000>;
69 compatible = "simple-bus";
72 ranges = <0 3 0 0x200000>;
74 v2m_sysreg: sysreg@010000 {
75 compatible = "arm,vexpress-sysreg";
76 reg = <0x010000 0x1000>;
78 v2m_led_gpios: sys_led {
79 compatible = "arm,vexpress-sysreg,sys_led";
84 v2m_mmc_gpios: sys_mci {
85 compatible = "arm,vexpress-sysreg,sys_mci";
90 v2m_flash_gpios: sys_flash {
91 compatible = "arm,vexpress-sysreg,sys_flash";
97 v2m_sysctl: sysctl@020000 {
98 compatible = "arm,sp810", "arm,primecell";
99 reg = <0x020000 0x1000>;
100 clocks = <&v2m_refclk32khz>, <&v2m_refclk1mhz>, <&smbclk>;
101 clock-names = "refclk", "timclk", "apb_pclk";
103 clock-output-names = "timerclken0", "timerclken1", "timerclken2", "timerclken3";
104 assigned-clocks = <&v2m_sysctl 0>, <&v2m_sysctl 1>, <&v2m_sysctl 3>, <&v2m_sysctl 3>;
105 assigned-clock-parents = <&v2m_refclk1mhz>, <&v2m_refclk1mhz>, <&v2m_refclk1mhz>, <&v2m_refclk1mhz>;
109 v2m_i2c_pcie: i2c@030000 {
110 compatible = "arm,versatile-i2c";
111 reg = <0x030000 0x1000>;
113 #address-cells = <1>;
117 compatible = "idt,89hpes32h8";
123 compatible = "arm,pl041", "arm,primecell";
124 reg = <0x040000 0x1000>;
127 clock-names = "apb_pclk";
131 compatible = "arm,pl180", "arm,primecell";
132 reg = <0x050000 0x1000>;
134 cd-gpios = <&v2m_mmc_gpios 0 0>;
135 wp-gpios = <&v2m_mmc_gpios 1 0>;
136 max-frequency = <12000000>;
137 vmmc-supply = <&v2m_fixed_3v3>;
138 clocks = <&v2m_clk24mhz>, <&smbclk>;
139 clock-names = "mclk", "apb_pclk";
143 compatible = "arm,pl050", "arm,primecell";
144 reg = <0x060000 0x1000>;
146 clocks = <&v2m_clk24mhz>, <&smbclk>;
147 clock-names = "KMIREFCLK", "apb_pclk";
151 compatible = "arm,pl050", "arm,primecell";
152 reg = <0x070000 0x1000>;
154 clocks = <&v2m_clk24mhz>, <&smbclk>;
155 clock-names = "KMIREFCLK", "apb_pclk";
158 v2m_serial0: uart@090000 {
159 compatible = "arm,pl011", "arm,primecell";
160 reg = <0x090000 0x1000>;
162 clocks = <&v2m_oscclk2>, <&smbclk>;
163 clock-names = "uartclk", "apb_pclk";
166 v2m_serial1: uart@0a0000 {
167 compatible = "arm,pl011", "arm,primecell";
168 reg = <0x0a0000 0x1000>;
170 clocks = <&v2m_oscclk2>, <&smbclk>;
171 clock-names = "uartclk", "apb_pclk";
174 v2m_serial2: uart@0b0000 {
175 compatible = "arm,pl011", "arm,primecell";
176 reg = <0x0b0000 0x1000>;
178 clocks = <&v2m_oscclk2>, <&smbclk>;
179 clock-names = "uartclk", "apb_pclk";
182 v2m_serial3: uart@0c0000 {
183 compatible = "arm,pl011", "arm,primecell";
184 reg = <0x0c0000 0x1000>;
186 clocks = <&v2m_oscclk2>, <&smbclk>;
187 clock-names = "uartclk", "apb_pclk";
191 compatible = "arm,sp805", "arm,primecell";
192 reg = <0x0f0000 0x1000>;
194 clocks = <&v2m_refclk32khz>, <&smbclk>;
195 clock-names = "wdogclk", "apb_pclk";
198 v2m_timer01: timer@110000 {
199 compatible = "arm,sp804", "arm,primecell";
200 reg = <0x110000 0x1000>;
202 clocks = <&v2m_sysctl 0>, <&v2m_sysctl 1>, <&smbclk>;
203 clock-names = "timclken1", "timclken2", "apb_pclk";
206 v2m_timer23: timer@120000 {
207 compatible = "arm,sp804", "arm,primecell";
208 reg = <0x120000 0x1000>;
210 clocks = <&v2m_sysctl 2>, <&v2m_sysctl 3>, <&smbclk>;
211 clock-names = "timclken1", "timclken2", "apb_pclk";
215 v2m_i2c_dvi: i2c@160000 {
216 compatible = "arm,versatile-i2c";
217 reg = <0x160000 0x1000>;
219 #address-cells = <1>;
223 compatible = "sil,sii9022-tpi", "sil,sii9022";
228 compatible = "sil,sii9022-cpi", "sil,sii9022";
234 compatible = "arm,pl031", "arm,primecell";
235 reg = <0x170000 0x1000>;
238 clock-names = "apb_pclk";
241 compact-flash@1a0000 {
242 compatible = "arm,vexpress-cf", "ata-generic";
243 reg = <0x1a0000 0x100
249 compatible = "arm,pl111", "arm,primecell";
250 reg = <0x1f0000 0x1000>;
251 interrupt-names = "combined";
253 clocks = <&v2m_oscclk1>, <&smbclk>;
254 clock-names = "clcdclk", "apb_pclk";
255 memory-region = <&v2m_video_ram>;
256 max-memory-bandwidth = <50350000>; /* 16bpp @ 25.175MHz */
259 v2m_clcd_pads: endpoint {
260 remote-endpoint = <&v2m_clcd_panel>;
261 arm,pl11x,tft-r0g0b0-pads = <0 8 16>;
266 compatible = "panel-dpi";
269 v2m_clcd_panel: endpoint {
270 remote-endpoint = <&v2m_clcd_pads>;
275 clock-frequency = <25175000>;
289 v2m_fixed_3v3: fixed-regulator-0 {
290 compatible = "regulator-fixed";
291 regulator-name = "3V3";
292 regulator-min-microvolt = <3300000>;
293 regulator-max-microvolt = <3300000>;
297 v2m_clk24mhz: clk24mhz {
298 compatible = "fixed-clock";
300 clock-frequency = <24000000>;
301 clock-output-names = "v2m:clk24mhz";
304 v2m_refclk1mhz: refclk1mhz {
305 compatible = "fixed-clock";
307 clock-frequency = <1000000>;
308 clock-output-names = "v2m:refclk1mhz";
311 v2m_refclk32khz: refclk32khz {
312 compatible = "fixed-clock";
314 clock-frequency = <32768>;
315 clock-output-names = "v2m:refclk32khz";
319 compatible = "gpio-leds";
322 label = "v2m:green:user1";
323 gpios = <&v2m_led_gpios 0 0>;
324 linux,default-trigger = "heartbeat";
328 label = "v2m:green:user2";
329 gpios = <&v2m_led_gpios 1 0>;
330 linux,default-trigger = "mmc0";
334 label = "v2m:green:user3";
335 gpios = <&v2m_led_gpios 2 0>;
336 linux,default-trigger = "cpu0";
340 label = "v2m:green:user4";
341 gpios = <&v2m_led_gpios 3 0>;
342 linux,default-trigger = "cpu1";
346 label = "v2m:green:user5";
347 gpios = <&v2m_led_gpios 4 0>;
348 linux,default-trigger = "cpu2";
352 label = "v2m:green:user6";
353 gpios = <&v2m_led_gpios 5 0>;
354 linux,default-trigger = "cpu3";
358 label = "v2m:green:user7";
359 gpios = <&v2m_led_gpios 6 0>;
360 linux,default-trigger = "cpu4";
364 label = "v2m:green:user8";
365 gpios = <&v2m_led_gpios 7 0>;
366 linux,default-trigger = "cpu5";
371 compatible = "arm,vexpress,config-bus";
372 arm,vexpress,config-bridge = <&v2m_sysreg>;
375 /* MCC static memory clock */
376 compatible = "arm,vexpress-osc";
377 arm,vexpress-sysreg,func = <1 0>;
378 freq-range = <25000000 60000000>;
380 clock-output-names = "v2m:oscclk0";
383 v2m_oscclk1: oscclk1 {
385 compatible = "arm,vexpress-osc";
386 arm,vexpress-sysreg,func = <1 1>;
387 freq-range = <23750000 65000000>;
389 clock-output-names = "v2m:oscclk1";
392 v2m_oscclk2: oscclk2 {
393 /* IO FPGA peripheral clock */
394 compatible = "arm,vexpress-osc";
395 arm,vexpress-sysreg,func = <1 2>;
396 freq-range = <24000000 24000000>;
398 clock-output-names = "v2m:oscclk2";
402 /* Logic level voltage */
403 compatible = "arm,vexpress-volt";
404 arm,vexpress-sysreg,func = <2 0>;
405 regulator-name = "VIO";
411 /* MCC internal operating temperature */
412 compatible = "arm,vexpress-temp";
413 arm,vexpress-sysreg,func = <4 0>;
418 compatible = "arm,vexpress-reset";
419 arm,vexpress-sysreg,func = <5 0>;
423 compatible = "arm,vexpress-muxfpga";
424 arm,vexpress-sysreg,func = <7 0>;
428 compatible = "arm,vexpress-shutdown";
429 arm,vexpress-sysreg,func = <8 0>;
433 compatible = "arm,vexpress-reboot";
434 arm,vexpress-sysreg,func = <9 0>;
438 compatible = "arm,vexpress-dvimode";
439 arm,vexpress-sysreg,func = <11 0>;