2 * arch/arm/mm/cache-l2x0.c - L210/L220/L310 cache controller support
4 * Copyright (C) 2007 ARM Limited
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 #include <linux/cpu.h>
20 #include <linux/err.h>
21 #include <linux/init.h>
22 #include <linux/smp.h>
23 #include <linux/spinlock.h>
24 #include <linux/log2.h>
27 #include <linux/of_address.h>
29 #include <asm/cacheflush.h>
31 #include <asm/cputype.h>
32 #include <asm/hardware/cache-l2x0.h>
33 #include "cache-tauros3.h"
34 #include "cache-aurora-l2.h"
36 struct l2c_init_data
{
40 void (*of_parse
)(const struct device_node
*, u32
*, u32
*);
41 void (*enable
)(void __iomem
*, unsigned);
42 void (*fixup
)(void __iomem
*, u32
, struct outer_cache_fns
*);
43 void (*save
)(void __iomem
*);
44 void (*configure
)(void __iomem
*);
45 void (*unlock
)(void __iomem
*, unsigned);
46 struct outer_cache_fns outer_cache
;
49 #define CACHE_LINE_SIZE 32
51 static void __iomem
*l2x0_base
;
52 static const struct l2c_init_data
*l2x0_data
;
53 static DEFINE_RAW_SPINLOCK(l2x0_lock
);
54 static u32 l2x0_way_mask
; /* Bitmask of active ways */
56 static unsigned long sync_reg_offset
= L2X0_CACHE_SYNC
;
58 struct l2x0_regs l2x0_saved_regs
;
61 * Common code for all cache controllers.
63 static inline void l2c_wait_mask(void __iomem
*reg
, unsigned long mask
)
65 /* wait for cache operation by line or way to complete */
66 while (readl_relaxed(reg
) & mask
)
71 * By default, we write directly to secure registers. Platforms must
72 * override this if they are running non-secure.
74 static void l2c_write_sec(unsigned long val
, void __iomem
*base
, unsigned reg
)
76 if (val
== readl_relaxed(base
+ reg
))
78 if (outer_cache
.write_sec
)
79 outer_cache
.write_sec(val
, reg
);
81 writel_relaxed(val
, base
+ reg
);
85 * This should only be called when we have a requirement that the
86 * register be written due to a work-around, as platforms running
87 * in non-secure mode may not be able to access this register.
89 static inline void l2c_set_debug(void __iomem
*base
, unsigned long val
)
91 l2c_write_sec(val
, base
, L2X0_DEBUG_CTRL
);
94 static void __l2c_op_way(void __iomem
*reg
)
96 writel_relaxed(l2x0_way_mask
, reg
);
97 l2c_wait_mask(reg
, l2x0_way_mask
);
100 static inline void l2c_unlock(void __iomem
*base
, unsigned num
)
104 for (i
= 0; i
< num
; i
++) {
105 writel_relaxed(0, base
+ L2X0_LOCKDOWN_WAY_D_BASE
+
106 i
* L2X0_LOCKDOWN_STRIDE
);
107 writel_relaxed(0, base
+ L2X0_LOCKDOWN_WAY_I_BASE
+
108 i
* L2X0_LOCKDOWN_STRIDE
);
112 static void l2c_configure(void __iomem
*base
)
114 l2c_write_sec(l2x0_saved_regs
.aux_ctrl
, base
, L2X0_AUX_CTRL
);
118 * Enable the L2 cache controller. This function must only be
119 * called when the cache controller is known to be disabled.
121 static void l2c_enable(void __iomem
*base
, unsigned num_lock
)
125 if (outer_cache
.configure
)
126 outer_cache
.configure(&l2x0_saved_regs
);
128 l2x0_data
->configure(base
);
130 l2x0_data
->unlock(base
, num_lock
);
132 local_irq_save(flags
);
133 __l2c_op_way(base
+ L2X0_INV_WAY
);
134 writel_relaxed(0, base
+ sync_reg_offset
);
135 l2c_wait_mask(base
+ sync_reg_offset
, 1);
136 local_irq_restore(flags
);
138 l2c_write_sec(L2X0_CTRL_EN
, base
, L2X0_CTRL
);
141 static void l2c_disable(void)
143 void __iomem
*base
= l2x0_base
;
147 outer_cache
.flush_all();
148 l2c_write_sec(0, base
, L2X0_CTRL
);
152 static void l2c_save(void __iomem
*base
)
154 l2x0_saved_regs
.aux_ctrl
= readl_relaxed(l2x0_base
+ L2X0_AUX_CTRL
);
157 static void l2c_resume(void)
159 void __iomem
*base
= l2x0_base
;
161 /* Do not touch the controller if already enabled. */
162 if (!(readl_relaxed(base
+ L2X0_CTRL
) & L2X0_CTRL_EN
))
163 l2c_enable(base
, l2x0_data
->num_lock
);
169 * L2C-210 specific code.
171 * The L2C-2x0 PA, set/way and sync operations are atomic, but we must
172 * ensure that no background operation is running. The way operations
173 * are all background tasks.
175 * While a background operation is in progress, any new operation is
176 * ignored (unspecified whether this causes an error.) Thankfully, not
179 * Never has a different sync register other than L2X0_CACHE_SYNC, but
180 * we use sync_reg_offset here so we can share some of this with L2C-310.
182 static void __l2c210_cache_sync(void __iomem
*base
)
184 writel_relaxed(0, base
+ sync_reg_offset
);
187 static void __l2c210_op_pa_range(void __iomem
*reg
, unsigned long start
,
190 while (start
< end
) {
191 writel_relaxed(start
, reg
);
192 start
+= CACHE_LINE_SIZE
;
196 static void l2c210_inv_range(unsigned long start
, unsigned long end
)
198 void __iomem
*base
= l2x0_base
;
200 if (start
& (CACHE_LINE_SIZE
- 1)) {
201 start
&= ~(CACHE_LINE_SIZE
- 1);
202 writel_relaxed(start
, base
+ L2X0_CLEAN_INV_LINE_PA
);
203 start
+= CACHE_LINE_SIZE
;
206 if (end
& (CACHE_LINE_SIZE
- 1)) {
207 end
&= ~(CACHE_LINE_SIZE
- 1);
208 writel_relaxed(end
, base
+ L2X0_CLEAN_INV_LINE_PA
);
211 __l2c210_op_pa_range(base
+ L2X0_INV_LINE_PA
, start
, end
);
212 __l2c210_cache_sync(base
);
215 static void l2c210_clean_range(unsigned long start
, unsigned long end
)
217 void __iomem
*base
= l2x0_base
;
219 start
&= ~(CACHE_LINE_SIZE
- 1);
220 __l2c210_op_pa_range(base
+ L2X0_CLEAN_LINE_PA
, start
, end
);
221 __l2c210_cache_sync(base
);
224 static void l2c210_flush_range(unsigned long start
, unsigned long end
)
226 void __iomem
*base
= l2x0_base
;
228 start
&= ~(CACHE_LINE_SIZE
- 1);
229 __l2c210_op_pa_range(base
+ L2X0_CLEAN_INV_LINE_PA
, start
, end
);
230 __l2c210_cache_sync(base
);
233 static void l2c210_flush_all(void)
235 void __iomem
*base
= l2x0_base
;
237 BUG_ON(!irqs_disabled());
239 __l2c_op_way(base
+ L2X0_CLEAN_INV_WAY
);
240 __l2c210_cache_sync(base
);
243 static void l2c210_sync(void)
245 __l2c210_cache_sync(l2x0_base
);
248 static const struct l2c_init_data l2c210_data __initconst
= {
252 .enable
= l2c_enable
,
254 .configure
= l2c_configure
,
255 .unlock
= l2c_unlock
,
257 .inv_range
= l2c210_inv_range
,
258 .clean_range
= l2c210_clean_range
,
259 .flush_range
= l2c210_flush_range
,
260 .flush_all
= l2c210_flush_all
,
261 .disable
= l2c_disable
,
263 .resume
= l2c_resume
,
268 * L2C-220 specific code.
270 * All operations are background operations: they have to be waited for.
271 * Conflicting requests generate a slave error (which will cause an
272 * imprecise abort.) Never uses sync_reg_offset, so we hard-code the
273 * sync register here.
275 * However, we can re-use the l2c210_resume call.
277 static inline void __l2c220_cache_sync(void __iomem
*base
)
279 writel_relaxed(0, base
+ L2X0_CACHE_SYNC
);
280 l2c_wait_mask(base
+ L2X0_CACHE_SYNC
, 1);
283 static void l2c220_op_way(void __iomem
*base
, unsigned reg
)
287 raw_spin_lock_irqsave(&l2x0_lock
, flags
);
288 __l2c_op_way(base
+ reg
);
289 __l2c220_cache_sync(base
);
290 raw_spin_unlock_irqrestore(&l2x0_lock
, flags
);
293 static unsigned long l2c220_op_pa_range(void __iomem
*reg
, unsigned long start
,
294 unsigned long end
, unsigned long flags
)
296 raw_spinlock_t
*lock
= &l2x0_lock
;
298 while (start
< end
) {
299 unsigned long blk_end
= start
+ min(end
- start
, 4096UL);
301 while (start
< blk_end
) {
302 l2c_wait_mask(reg
, 1);
303 writel_relaxed(start
, reg
);
304 start
+= CACHE_LINE_SIZE
;
308 raw_spin_unlock_irqrestore(lock
, flags
);
309 raw_spin_lock_irqsave(lock
, flags
);
316 static void l2c220_inv_range(unsigned long start
, unsigned long end
)
318 void __iomem
*base
= l2x0_base
;
321 raw_spin_lock_irqsave(&l2x0_lock
, flags
);
322 if ((start
| end
) & (CACHE_LINE_SIZE
- 1)) {
323 if (start
& (CACHE_LINE_SIZE
- 1)) {
324 start
&= ~(CACHE_LINE_SIZE
- 1);
325 writel_relaxed(start
, base
+ L2X0_CLEAN_INV_LINE_PA
);
326 start
+= CACHE_LINE_SIZE
;
329 if (end
& (CACHE_LINE_SIZE
- 1)) {
330 end
&= ~(CACHE_LINE_SIZE
- 1);
331 l2c_wait_mask(base
+ L2X0_CLEAN_INV_LINE_PA
, 1);
332 writel_relaxed(end
, base
+ L2X0_CLEAN_INV_LINE_PA
);
336 flags
= l2c220_op_pa_range(base
+ L2X0_INV_LINE_PA
,
338 l2c_wait_mask(base
+ L2X0_INV_LINE_PA
, 1);
339 __l2c220_cache_sync(base
);
340 raw_spin_unlock_irqrestore(&l2x0_lock
, flags
);
343 static void l2c220_clean_range(unsigned long start
, unsigned long end
)
345 void __iomem
*base
= l2x0_base
;
348 start
&= ~(CACHE_LINE_SIZE
- 1);
349 if ((end
- start
) >= l2x0_size
) {
350 l2c220_op_way(base
, L2X0_CLEAN_WAY
);
354 raw_spin_lock_irqsave(&l2x0_lock
, flags
);
355 flags
= l2c220_op_pa_range(base
+ L2X0_CLEAN_LINE_PA
,
357 l2c_wait_mask(base
+ L2X0_CLEAN_INV_LINE_PA
, 1);
358 __l2c220_cache_sync(base
);
359 raw_spin_unlock_irqrestore(&l2x0_lock
, flags
);
362 static void l2c220_flush_range(unsigned long start
, unsigned long end
)
364 void __iomem
*base
= l2x0_base
;
367 start
&= ~(CACHE_LINE_SIZE
- 1);
368 if ((end
- start
) >= l2x0_size
) {
369 l2c220_op_way(base
, L2X0_CLEAN_INV_WAY
);
373 raw_spin_lock_irqsave(&l2x0_lock
, flags
);
374 flags
= l2c220_op_pa_range(base
+ L2X0_CLEAN_INV_LINE_PA
,
376 l2c_wait_mask(base
+ L2X0_CLEAN_INV_LINE_PA
, 1);
377 __l2c220_cache_sync(base
);
378 raw_spin_unlock_irqrestore(&l2x0_lock
, flags
);
381 static void l2c220_flush_all(void)
383 l2c220_op_way(l2x0_base
, L2X0_CLEAN_INV_WAY
);
386 static void l2c220_sync(void)
390 raw_spin_lock_irqsave(&l2x0_lock
, flags
);
391 __l2c220_cache_sync(l2x0_base
);
392 raw_spin_unlock_irqrestore(&l2x0_lock
, flags
);
395 static void l2c220_enable(void __iomem
*base
, unsigned num_lock
)
398 * Always enable non-secure access to the lockdown registers -
399 * we write to them as part of the L2C enable sequence so they
400 * need to be accessible.
402 l2x0_saved_regs
.aux_ctrl
|= L220_AUX_CTRL_NS_LOCKDOWN
;
404 l2c_enable(base
, num_lock
);
407 static void l2c220_unlock(void __iomem
*base
, unsigned num_lock
)
409 if (readl_relaxed(base
+ L2X0_AUX_CTRL
) & L220_AUX_CTRL_NS_LOCKDOWN
)
410 l2c_unlock(base
, num_lock
);
413 static const struct l2c_init_data l2c220_data
= {
417 .enable
= l2c220_enable
,
419 .configure
= l2c_configure
,
420 .unlock
= l2c220_unlock
,
422 .inv_range
= l2c220_inv_range
,
423 .clean_range
= l2c220_clean_range
,
424 .flush_range
= l2c220_flush_range
,
425 .flush_all
= l2c220_flush_all
,
426 .disable
= l2c_disable
,
428 .resume
= l2c_resume
,
433 * L2C-310 specific code.
435 * Very similar to L2C-210, the PA, set/way and sync operations are atomic,
436 * and the way operations are all background tasks. However, issuing an
437 * operation while a background operation is in progress results in a
438 * SLVERR response. We can reuse:
440 * __l2c210_cache_sync (using sync_reg_offset)
442 * l2c210_inv_range (if 588369 is not applicable)
444 * l2c210_flush_range (if 588369 is not applicable)
445 * l2c210_flush_all (if 727915 is not applicable)
448 * 588369: PL310 R0P0->R1P0, fixed R2P0.
449 * Affects: all clean+invalidate operations
450 * clean and invalidate skips the invalidate step, so we need to issue
451 * separate operations. We also require the above debug workaround
452 * enclosing this code fragment on affected parts. On unaffected parts,
453 * we must not use this workaround without the debug register writes
454 * to avoid exposing a problem similar to 727915.
456 * 727915: PL310 R2P0->R3P0, fixed R3P1.
457 * Affects: clean+invalidate by way
458 * clean and invalidate by way runs in the background, and a store can
459 * hit the line between the clean operation and invalidate operation,
460 * resulting in the store being lost.
462 * 752271: PL310 R3P0->R3P1-50REL0, fixed R3P2.
463 * Affects: 8x64-bit (double fill) line fetches
464 * double fill line fetches can fail to cause dirty data to be evicted
465 * from the cache before the new data overwrites the second line.
467 * 753970: PL310 R3P0, fixed R3P1.
469 * prevents merging writes after the sync operation, until another L2C
470 * operation is performed (or a number of other conditions.)
472 * 769419: PL310 R0P0->R3P1, fixed R3P2.
473 * Affects: store buffer
474 * store buffer is not automatically drained.
476 static void l2c310_inv_range_erratum(unsigned long start
, unsigned long end
)
478 void __iomem
*base
= l2x0_base
;
480 if ((start
| end
) & (CACHE_LINE_SIZE
- 1)) {
483 /* Erratum 588369 for both clean+invalidate operations */
484 raw_spin_lock_irqsave(&l2x0_lock
, flags
);
485 l2c_set_debug(base
, 0x03);
487 if (start
& (CACHE_LINE_SIZE
- 1)) {
488 start
&= ~(CACHE_LINE_SIZE
- 1);
489 writel_relaxed(start
, base
+ L2X0_CLEAN_LINE_PA
);
490 writel_relaxed(start
, base
+ L2X0_INV_LINE_PA
);
491 start
+= CACHE_LINE_SIZE
;
494 if (end
& (CACHE_LINE_SIZE
- 1)) {
495 end
&= ~(CACHE_LINE_SIZE
- 1);
496 writel_relaxed(end
, base
+ L2X0_CLEAN_LINE_PA
);
497 writel_relaxed(end
, base
+ L2X0_INV_LINE_PA
);
500 l2c_set_debug(base
, 0x00);
501 raw_spin_unlock_irqrestore(&l2x0_lock
, flags
);
504 __l2c210_op_pa_range(base
+ L2X0_INV_LINE_PA
, start
, end
);
505 __l2c210_cache_sync(base
);
508 static void l2c310_flush_range_erratum(unsigned long start
, unsigned long end
)
510 raw_spinlock_t
*lock
= &l2x0_lock
;
512 void __iomem
*base
= l2x0_base
;
514 raw_spin_lock_irqsave(lock
, flags
);
515 while (start
< end
) {
516 unsigned long blk_end
= start
+ min(end
- start
, 4096UL);
518 l2c_set_debug(base
, 0x03);
519 while (start
< blk_end
) {
520 writel_relaxed(start
, base
+ L2X0_CLEAN_LINE_PA
);
521 writel_relaxed(start
, base
+ L2X0_INV_LINE_PA
);
522 start
+= CACHE_LINE_SIZE
;
524 l2c_set_debug(base
, 0x00);
527 raw_spin_unlock_irqrestore(lock
, flags
);
528 raw_spin_lock_irqsave(lock
, flags
);
531 raw_spin_unlock_irqrestore(lock
, flags
);
532 __l2c210_cache_sync(base
);
535 static void l2c310_flush_all_erratum(void)
537 void __iomem
*base
= l2x0_base
;
540 raw_spin_lock_irqsave(&l2x0_lock
, flags
);
541 l2c_set_debug(base
, 0x03);
542 __l2c_op_way(base
+ L2X0_CLEAN_INV_WAY
);
543 l2c_set_debug(base
, 0x00);
544 __l2c210_cache_sync(base
);
545 raw_spin_unlock_irqrestore(&l2x0_lock
, flags
);
548 static void __init
l2c310_save(void __iomem
*base
)
554 l2x0_saved_regs
.tag_latency
= readl_relaxed(base
+
555 L310_TAG_LATENCY_CTRL
);
556 l2x0_saved_regs
.data_latency
= readl_relaxed(base
+
557 L310_DATA_LATENCY_CTRL
);
558 l2x0_saved_regs
.filter_end
= readl_relaxed(base
+
559 L310_ADDR_FILTER_END
);
560 l2x0_saved_regs
.filter_start
= readl_relaxed(base
+
561 L310_ADDR_FILTER_START
);
563 revision
= readl_relaxed(base
+ L2X0_CACHE_ID
) &
564 L2X0_CACHE_ID_RTL_MASK
;
566 /* From r2p0, there is Prefetch offset/control register */
567 if (revision
>= L310_CACHE_ID_RTL_R2P0
)
568 l2x0_saved_regs
.prefetch_ctrl
= readl_relaxed(base
+
571 /* From r3p0, there is Power control register */
572 if (revision
>= L310_CACHE_ID_RTL_R3P0
)
573 l2x0_saved_regs
.pwr_ctrl
= readl_relaxed(base
+
577 static void l2c310_configure(void __iomem
*base
)
583 /* restore pl310 setup */
584 l2c_write_sec(l2x0_saved_regs
.tag_latency
, base
,
585 L310_TAG_LATENCY_CTRL
);
586 l2c_write_sec(l2x0_saved_regs
.data_latency
, base
,
587 L310_DATA_LATENCY_CTRL
);
588 l2c_write_sec(l2x0_saved_regs
.filter_end
, base
,
589 L310_ADDR_FILTER_END
);
590 l2c_write_sec(l2x0_saved_regs
.filter_start
, base
,
591 L310_ADDR_FILTER_START
);
593 revision
= readl_relaxed(base
+ L2X0_CACHE_ID
) &
594 L2X0_CACHE_ID_RTL_MASK
;
596 if (revision
>= L310_CACHE_ID_RTL_R2P0
)
597 l2c_write_sec(l2x0_saved_regs
.prefetch_ctrl
, base
,
599 if (revision
>= L310_CACHE_ID_RTL_R3P0
)
600 l2c_write_sec(l2x0_saved_regs
.pwr_ctrl
, base
,
604 static int l2c310_starting_cpu(unsigned int cpu
)
606 set_auxcr(get_auxcr() | BIT(3) | BIT(2) | BIT(1));
610 static int l2c310_dying_cpu(unsigned int cpu
)
612 set_auxcr(get_auxcr() & ~(BIT(3) | BIT(2) | BIT(1)));
616 static void __init
l2c310_enable(void __iomem
*base
, unsigned num_lock
)
618 unsigned rev
= readl_relaxed(base
+ L2X0_CACHE_ID
) & L2X0_CACHE_ID_RTL_MASK
;
619 bool cortex_a9
= read_cpuid_part() == ARM_CPU_PART_CORTEX_A9
;
620 u32 aux
= l2x0_saved_regs
.aux_ctrl
;
622 if (rev
>= L310_CACHE_ID_RTL_R2P0
) {
624 aux
|= L310_AUX_CTRL_EARLY_BRESP
;
625 pr_info("L2C-310 enabling early BRESP for Cortex-A9\n");
626 } else if (aux
& L310_AUX_CTRL_EARLY_BRESP
) {
627 pr_warn("L2C-310 early BRESP only supported with Cortex-A9\n");
628 aux
&= ~L310_AUX_CTRL_EARLY_BRESP
;
633 u32 aux_cur
= readl_relaxed(base
+ L2X0_AUX_CTRL
);
634 u32 acr
= get_auxcr();
636 pr_debug("Cortex-A9 ACR=0x%08x\n", acr
);
638 if (acr
& BIT(3) && !(aux_cur
& L310_AUX_CTRL_FULL_LINE_ZERO
))
639 pr_err("L2C-310: full line of zeros enabled in Cortex-A9 but not L2C-310 - invalid\n");
641 if (aux
& L310_AUX_CTRL_FULL_LINE_ZERO
&& !(acr
& BIT(3)))
642 pr_err("L2C-310: enabling full line of zeros but not enabled in Cortex-A9\n");
644 if (!(aux
& L310_AUX_CTRL_FULL_LINE_ZERO
) && !outer_cache
.write_sec
) {
645 aux
|= L310_AUX_CTRL_FULL_LINE_ZERO
;
646 pr_info("L2C-310 full line of zeros enabled for Cortex-A9\n");
648 } else if (aux
& (L310_AUX_CTRL_FULL_LINE_ZERO
| L310_AUX_CTRL_EARLY_BRESP
)) {
649 pr_err("L2C-310: disabling Cortex-A9 specific feature bits\n");
650 aux
&= ~(L310_AUX_CTRL_FULL_LINE_ZERO
| L310_AUX_CTRL_EARLY_BRESP
);
654 * Always enable non-secure access to the lockdown registers -
655 * we write to them as part of the L2C enable sequence so they
656 * need to be accessible.
658 l2x0_saved_regs
.aux_ctrl
= aux
| L310_AUX_CTRL_NS_LOCKDOWN
;
660 l2c_enable(base
, num_lock
);
662 /* Read back resulting AUX_CTRL value as it could have been altered. */
663 aux
= readl_relaxed(base
+ L2X0_AUX_CTRL
);
665 if (aux
& (L310_AUX_CTRL_DATA_PREFETCH
| L310_AUX_CTRL_INSTR_PREFETCH
)) {
666 u32 prefetch
= readl_relaxed(base
+ L310_PREFETCH_CTRL
);
668 pr_info("L2C-310 %s%s prefetch enabled, offset %u lines\n",
669 aux
& L310_AUX_CTRL_INSTR_PREFETCH
? "I" : "",
670 aux
& L310_AUX_CTRL_DATA_PREFETCH
? "D" : "",
671 1 + (prefetch
& L310_PREFETCH_CTRL_OFFSET_MASK
));
674 /* r3p0 or later has power control register */
675 if (rev
>= L310_CACHE_ID_RTL_R3P0
) {
678 power_ctrl
= readl_relaxed(base
+ L310_POWER_CTRL
);
679 pr_info("L2C-310 dynamic clock gating %sabled, standby mode %sabled\n",
680 power_ctrl
& L310_DYNAMIC_CLK_GATING_EN
? "en" : "dis",
681 power_ctrl
& L310_STNDBY_MODE_EN
? "en" : "dis");
684 if (aux
& L310_AUX_CTRL_FULL_LINE_ZERO
)
685 cpuhp_setup_state(CPUHP_AP_ARM_L2X0_STARTING
,
686 "arm/l2x0:starting", l2c310_starting_cpu
,
690 static void __init
l2c310_fixup(void __iomem
*base
, u32 cache_id
,
691 struct outer_cache_fns
*fns
)
693 unsigned revision
= cache_id
& L2X0_CACHE_ID_RTL_MASK
;
694 const char *errata
[8];
697 if (IS_ENABLED(CONFIG_PL310_ERRATA_588369
) &&
698 revision
< L310_CACHE_ID_RTL_R2P0
&&
699 /* For bcm compatibility */
700 fns
->inv_range
== l2c210_inv_range
) {
701 fns
->inv_range
= l2c310_inv_range_erratum
;
702 fns
->flush_range
= l2c310_flush_range_erratum
;
703 errata
[n
++] = "588369";
706 if (IS_ENABLED(CONFIG_PL310_ERRATA_727915
) &&
707 revision
>= L310_CACHE_ID_RTL_R2P0
&&
708 revision
< L310_CACHE_ID_RTL_R3P1
) {
709 fns
->flush_all
= l2c310_flush_all_erratum
;
710 errata
[n
++] = "727915";
713 if (revision
>= L310_CACHE_ID_RTL_R3P0
&&
714 revision
< L310_CACHE_ID_RTL_R3P2
) {
715 u32 val
= l2x0_saved_regs
.prefetch_ctrl
;
716 if (val
& L310_PREFETCH_CTRL_DBL_LINEFILL
) {
717 val
&= ~L310_PREFETCH_CTRL_DBL_LINEFILL
;
718 l2x0_saved_regs
.prefetch_ctrl
= val
;
719 errata
[n
++] = "752271";
723 if (IS_ENABLED(CONFIG_PL310_ERRATA_753970
) &&
724 revision
== L310_CACHE_ID_RTL_R3P0
) {
725 sync_reg_offset
= L2X0_DUMMY_REG
;
726 errata
[n
++] = "753970";
729 if (IS_ENABLED(CONFIG_PL310_ERRATA_769419
))
730 errata
[n
++] = "769419";
735 pr_info("L2C-310 errat%s", n
> 1 ? "a" : "um");
736 for (i
= 0; i
< n
; i
++)
737 pr_cont(" %s", errata
[i
]);
738 pr_cont(" enabled\n");
742 static void l2c310_disable(void)
745 * If full-line-of-zeros is enabled, we must first disable it in the
746 * Cortex-A9 auxiliary control register before disabling the L2 cache.
748 if (l2x0_saved_regs
.aux_ctrl
& L310_AUX_CTRL_FULL_LINE_ZERO
)
749 set_auxcr(get_auxcr() & ~(BIT(3) | BIT(2) | BIT(1)));
754 static void l2c310_resume(void)
758 /* Re-enable full-line-of-zeros for Cortex-A9 */
759 if (l2x0_saved_regs
.aux_ctrl
& L310_AUX_CTRL_FULL_LINE_ZERO
)
760 set_auxcr(get_auxcr() | BIT(3) | BIT(2) | BIT(1));
763 static void l2c310_unlock(void __iomem
*base
, unsigned num_lock
)
765 if (readl_relaxed(base
+ L2X0_AUX_CTRL
) & L310_AUX_CTRL_NS_LOCKDOWN
)
766 l2c_unlock(base
, num_lock
);
769 static const struct l2c_init_data l2c310_init_fns __initconst
= {
773 .enable
= l2c310_enable
,
774 .fixup
= l2c310_fixup
,
776 .configure
= l2c310_configure
,
777 .unlock
= l2c310_unlock
,
779 .inv_range
= l2c210_inv_range
,
780 .clean_range
= l2c210_clean_range
,
781 .flush_range
= l2c210_flush_range
,
782 .flush_all
= l2c210_flush_all
,
783 .disable
= l2c310_disable
,
785 .resume
= l2c310_resume
,
789 static int __init
__l2c_init(const struct l2c_init_data
*data
,
790 u32 aux_val
, u32 aux_mask
, u32 cache_id
, bool nosync
)
792 struct outer_cache_fns fns
;
793 unsigned way_size_bits
, ways
;
797 * Save the pointer globally so that callbacks which do not receive
798 * context from callers can access the structure.
800 l2x0_data
= kmemdup(data
, sizeof(*data
), GFP_KERNEL
);
805 * Sanity check the aux values. aux_mask is the bits we preserve
806 * from reading the hardware register, and aux_val is the bits we
809 if (aux_val
& aux_mask
)
810 pr_alert("L2C: platform provided aux values permit register corruption.\n");
812 old_aux
= aux
= readl_relaxed(l2x0_base
+ L2X0_AUX_CTRL
);
817 pr_warn("L2C: DT/platform modifies aux control register: 0x%08x -> 0x%08x\n",
820 /* Determine the number of ways */
821 switch (cache_id
& L2X0_CACHE_ID_PART_MASK
) {
822 case L2X0_CACHE_ID_PART_L310
:
823 if ((aux_val
| ~aux_mask
) & (L2C_AUX_CTRL_WAY_SIZE_MASK
| L310_AUX_CTRL_ASSOCIATIVITY_16
))
824 pr_warn("L2C: DT/platform tries to modify or specify cache size\n");
831 case L2X0_CACHE_ID_PART_L210
:
832 case L2X0_CACHE_ID_PART_L220
:
833 ways
= (aux
>> 13) & 0xf;
836 case AURORA_CACHE_ID
:
837 ways
= (aux
>> 13) & 0xf;
838 ways
= 2 << ((ways
+ 1) >> 2);
842 /* Assume unknown chips have 8 ways */
847 l2x0_way_mask
= (1 << ways
) - 1;
850 * way_size_0 is the size that a way_size value of zero would be
851 * given the calculation: way_size = way_size_0 << way_size_bits.
852 * So, if way_size_bits=0 is reserved, but way_size_bits=1 is 16k,
853 * then way_size_0 would be 8k.
855 * L2 cache size = number of ways * way size.
857 way_size_bits
= (aux
& L2C_AUX_CTRL_WAY_SIZE_MASK
) >>
858 L2C_AUX_CTRL_WAY_SIZE_SHIFT
;
859 l2x0_size
= ways
* (data
->way_size_0
<< way_size_bits
);
861 fns
= data
->outer_cache
;
862 fns
.write_sec
= outer_cache
.write_sec
;
863 fns
.configure
= outer_cache
.configure
;
865 data
->fixup(l2x0_base
, cache_id
, &fns
);
867 pr_info("L2C: disabling outer sync\n");
872 * Check if l2x0 controller is already enabled. If we are booting
873 * in non-secure mode accessing the below registers will fault.
875 if (!(readl_relaxed(l2x0_base
+ L2X0_CTRL
) & L2X0_CTRL_EN
)) {
876 l2x0_saved_regs
.aux_ctrl
= aux
;
878 data
->enable(l2x0_base
, data
->num_lock
);
884 * It is strange to save the register state before initialisation,
885 * but hey, this is what the DT implementations decided to do.
888 data
->save(l2x0_base
);
890 /* Re-read it in case some bits are reserved. */
891 aux
= readl_relaxed(l2x0_base
+ L2X0_AUX_CTRL
);
893 pr_info("%s cache controller enabled, %d ways, %d kB\n",
894 data
->type
, ways
, l2x0_size
>> 10);
895 pr_info("%s: CACHE_ID 0x%08x, AUX_CTRL 0x%08x\n",
896 data
->type
, cache_id
, aux
);
898 l2x0_pmu_register(l2x0_base
, cache_id
);
903 void __init
l2x0_init(void __iomem
*base
, u32 aux_val
, u32 aux_mask
)
905 const struct l2c_init_data
*data
;
910 cache_id
= readl_relaxed(base
+ L2X0_CACHE_ID
);
912 switch (cache_id
& L2X0_CACHE_ID_PART_MASK
) {
914 case L2X0_CACHE_ID_PART_L210
:
918 case L2X0_CACHE_ID_PART_L220
:
922 case L2X0_CACHE_ID_PART_L310
:
923 data
= &l2c310_init_fns
;
927 /* Read back current (default) hardware configuration */
929 data
->save(l2x0_base
);
931 __l2c_init(data
, aux_val
, aux_mask
, cache_id
, false);
935 static int l2_wt_override
;
937 /* Aurora don't have the cache ID register available, so we have to
938 * pass it though the device tree */
939 static u32 cache_id_part_number_from_dt
;
942 * l2x0_cache_size_of_parse() - read cache size parameters from DT
943 * @np: the device tree node for the l2 cache
944 * @aux_val: pointer to machine-supplied auxilary register value, to
945 * be augmented by the call (bits to be set to 1)
946 * @aux_mask: pointer to machine-supplied auxilary register mask, to
947 * be augmented by the call (bits to be set to 0)
948 * @associativity: variable to return the calculated associativity in
949 * @max_way_size: the maximum size in bytes for the cache ways
951 static int __init
l2x0_cache_size_of_parse(const struct device_node
*np
,
952 u32
*aux_val
, u32
*aux_mask
,
956 u32 mask
= 0, val
= 0;
957 u32 cache_size
= 0, sets
= 0;
958 u32 way_size_bits
= 1;
963 of_property_read_u32(np
, "cache-size", &cache_size
);
964 of_property_read_u32(np
, "cache-sets", &sets
);
965 of_property_read_u32(np
, "cache-block-size", &block_size
);
966 of_property_read_u32(np
, "cache-line-size", &line_size
);
968 if (!cache_size
|| !sets
)
971 /* All these l2 caches have the same line = block size actually */
974 /* If linesize is not given, it is equal to blocksize */
975 line_size
= block_size
;
977 /* Fall back to known size */
978 pr_warn("L2C OF: no cache block/line size given: "
979 "falling back to default size %d bytes\n",
981 line_size
= CACHE_LINE_SIZE
;
985 if (line_size
!= CACHE_LINE_SIZE
)
986 pr_warn("L2C OF: DT supplied line size %d bytes does "
987 "not match hardware line size of %d bytes\n",
993 * set size = cache size / sets
994 * ways = cache size / (sets * line size)
995 * way size = cache size / (cache size / (sets * line size))
996 * way size = sets * line size
997 * associativity = ways = cache size / way size
999 way_size
= sets
* line_size
;
1000 *associativity
= cache_size
/ way_size
;
1002 if (way_size
> max_way_size
) {
1003 pr_err("L2C OF: set size %dKB is too large\n", way_size
);
1007 pr_info("L2C OF: override cache size: %d bytes (%dKB)\n",
1008 cache_size
, cache_size
>> 10);
1009 pr_info("L2C OF: override line size: %d bytes\n", line_size
);
1010 pr_info("L2C OF: override way size: %d bytes (%dKB)\n",
1011 way_size
, way_size
>> 10);
1012 pr_info("L2C OF: override associativity: %d\n", *associativity
);
1015 * Calculates the bits 17:19 to set for way size:
1016 * 512KB -> 6, 256KB -> 5, ... 16KB -> 1
1018 way_size_bits
= ilog2(way_size
>> 10) - 3;
1019 if (way_size_bits
< 1 || way_size_bits
> 6) {
1020 pr_err("L2C OF: cache way size illegal: %dKB is not mapped\n",
1025 mask
|= L2C_AUX_CTRL_WAY_SIZE_MASK
;
1026 val
|= (way_size_bits
<< L2C_AUX_CTRL_WAY_SIZE_SHIFT
);
1035 static void __init
l2x0_of_parse(const struct device_node
*np
,
1036 u32
*aux_val
, u32
*aux_mask
)
1038 u32 data
[2] = { 0, 0 };
1041 u32 val
= 0, mask
= 0;
1045 of_property_read_u32(np
, "arm,tag-latency", &tag
);
1047 mask
|= L2X0_AUX_CTRL_TAG_LATENCY_MASK
;
1048 val
|= (tag
- 1) << L2X0_AUX_CTRL_TAG_LATENCY_SHIFT
;
1051 of_property_read_u32_array(np
, "arm,data-latency",
1052 data
, ARRAY_SIZE(data
));
1053 if (data
[0] && data
[1]) {
1054 mask
|= L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK
|
1055 L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK
;
1056 val
|= ((data
[0] - 1) << L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT
) |
1057 ((data
[1] - 1) << L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT
);
1060 of_property_read_u32(np
, "arm,dirty-latency", &dirty
);
1062 mask
|= L2X0_AUX_CTRL_DIRTY_LATENCY_MASK
;
1063 val
|= (dirty
- 1) << L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT
;
1066 if (of_property_read_bool(np
, "arm,parity-enable")) {
1067 mask
&= ~L2C_AUX_CTRL_PARITY_ENABLE
;
1068 val
|= L2C_AUX_CTRL_PARITY_ENABLE
;
1069 } else if (of_property_read_bool(np
, "arm,parity-disable")) {
1070 mask
&= ~L2C_AUX_CTRL_PARITY_ENABLE
;
1073 if (of_property_read_bool(np
, "arm,shared-override")) {
1074 mask
&= ~L2C_AUX_CTRL_SHARED_OVERRIDE
;
1075 val
|= L2C_AUX_CTRL_SHARED_OVERRIDE
;
1078 ret
= l2x0_cache_size_of_parse(np
, aux_val
, aux_mask
, &assoc
, SZ_256K
);
1083 pr_err("l2x0 of: cache setting yield too high associativity\n");
1084 pr_err("l2x0 of: %d calculated, max 8\n", assoc
);
1086 mask
|= L2X0_AUX_CTRL_ASSOC_MASK
;
1087 val
|= (assoc
<< L2X0_AUX_CTRL_ASSOC_SHIFT
);
1095 static const struct l2c_init_data of_l2c210_data __initconst
= {
1097 .way_size_0
= SZ_8K
,
1099 .of_parse
= l2x0_of_parse
,
1100 .enable
= l2c_enable
,
1102 .configure
= l2c_configure
,
1103 .unlock
= l2c_unlock
,
1105 .inv_range
= l2c210_inv_range
,
1106 .clean_range
= l2c210_clean_range
,
1107 .flush_range
= l2c210_flush_range
,
1108 .flush_all
= l2c210_flush_all
,
1109 .disable
= l2c_disable
,
1110 .sync
= l2c210_sync
,
1111 .resume
= l2c_resume
,
1115 static const struct l2c_init_data of_l2c220_data __initconst
= {
1117 .way_size_0
= SZ_8K
,
1119 .of_parse
= l2x0_of_parse
,
1120 .enable
= l2c220_enable
,
1122 .configure
= l2c_configure
,
1123 .unlock
= l2c220_unlock
,
1125 .inv_range
= l2c220_inv_range
,
1126 .clean_range
= l2c220_clean_range
,
1127 .flush_range
= l2c220_flush_range
,
1128 .flush_all
= l2c220_flush_all
,
1129 .disable
= l2c_disable
,
1130 .sync
= l2c220_sync
,
1131 .resume
= l2c_resume
,
1135 static void __init
l2c310_of_parse(const struct device_node
*np
,
1136 u32
*aux_val
, u32
*aux_mask
)
1138 u32 data
[3] = { 0, 0, 0 };
1139 u32 tag
[3] = { 0, 0, 0 };
1140 u32 filter
[2] = { 0, 0 };
1147 of_property_read_u32_array(np
, "arm,tag-latency", tag
, ARRAY_SIZE(tag
));
1148 if (tag
[0] && tag
[1] && tag
[2])
1149 l2x0_saved_regs
.tag_latency
=
1150 L310_LATENCY_CTRL_RD(tag
[0] - 1) |
1151 L310_LATENCY_CTRL_WR(tag
[1] - 1) |
1152 L310_LATENCY_CTRL_SETUP(tag
[2] - 1);
1154 of_property_read_u32_array(np
, "arm,data-latency",
1155 data
, ARRAY_SIZE(data
));
1156 if (data
[0] && data
[1] && data
[2])
1157 l2x0_saved_regs
.data_latency
=
1158 L310_LATENCY_CTRL_RD(data
[0] - 1) |
1159 L310_LATENCY_CTRL_WR(data
[1] - 1) |
1160 L310_LATENCY_CTRL_SETUP(data
[2] - 1);
1162 of_property_read_u32_array(np
, "arm,filter-ranges",
1163 filter
, ARRAY_SIZE(filter
));
1165 l2x0_saved_regs
.filter_end
=
1166 ALIGN(filter
[0] + filter
[1], SZ_1M
);
1167 l2x0_saved_regs
.filter_start
= (filter
[0] & ~(SZ_1M
- 1))
1168 | L310_ADDR_FILTER_EN
;
1171 ret
= l2x0_cache_size_of_parse(np
, aux_val
, aux_mask
, &assoc
, SZ_512K
);
1175 *aux_val
&= ~L2X0_AUX_CTRL_ASSOC_MASK
;
1176 *aux_val
|= L310_AUX_CTRL_ASSOCIATIVITY_16
;
1177 *aux_mask
&= ~L2X0_AUX_CTRL_ASSOC_MASK
;
1180 *aux_val
&= ~L2X0_AUX_CTRL_ASSOC_MASK
;
1181 *aux_mask
&= ~L2X0_AUX_CTRL_ASSOC_MASK
;
1184 pr_err("L2C-310 OF cache associativity %d invalid, only 8 or 16 permitted\n",
1190 if (of_property_read_bool(np
, "arm,shared-override")) {
1191 *aux_val
|= L2C_AUX_CTRL_SHARED_OVERRIDE
;
1192 *aux_mask
&= ~L2C_AUX_CTRL_SHARED_OVERRIDE
;
1195 if (of_property_read_bool(np
, "arm,parity-enable")) {
1196 *aux_val
|= L2C_AUX_CTRL_PARITY_ENABLE
;
1197 *aux_mask
&= ~L2C_AUX_CTRL_PARITY_ENABLE
;
1198 } else if (of_property_read_bool(np
, "arm,parity-disable")) {
1199 *aux_val
&= ~L2C_AUX_CTRL_PARITY_ENABLE
;
1200 *aux_mask
&= ~L2C_AUX_CTRL_PARITY_ENABLE
;
1203 prefetch
= l2x0_saved_regs
.prefetch_ctrl
;
1205 ret
= of_property_read_u32(np
, "arm,double-linefill", &val
);
1208 prefetch
|= L310_PREFETCH_CTRL_DBL_LINEFILL
;
1210 prefetch
&= ~L310_PREFETCH_CTRL_DBL_LINEFILL
;
1211 } else if (ret
!= -EINVAL
) {
1212 pr_err("L2C-310 OF arm,double-linefill property value is missing\n");
1215 ret
= of_property_read_u32(np
, "arm,double-linefill-incr", &val
);
1218 prefetch
|= L310_PREFETCH_CTRL_DBL_LINEFILL_INCR
;
1220 prefetch
&= ~L310_PREFETCH_CTRL_DBL_LINEFILL_INCR
;
1221 } else if (ret
!= -EINVAL
) {
1222 pr_err("L2C-310 OF arm,double-linefill-incr property value is missing\n");
1225 ret
= of_property_read_u32(np
, "arm,double-linefill-wrap", &val
);
1228 prefetch
|= L310_PREFETCH_CTRL_DBL_LINEFILL_WRAP
;
1230 prefetch
&= ~L310_PREFETCH_CTRL_DBL_LINEFILL_WRAP
;
1231 } else if (ret
!= -EINVAL
) {
1232 pr_err("L2C-310 OF arm,double-linefill-wrap property value is missing\n");
1235 ret
= of_property_read_u32(np
, "arm,prefetch-drop", &val
);
1238 prefetch
|= L310_PREFETCH_CTRL_PREFETCH_DROP
;
1240 prefetch
&= ~L310_PREFETCH_CTRL_PREFETCH_DROP
;
1241 } else if (ret
!= -EINVAL
) {
1242 pr_err("L2C-310 OF arm,prefetch-drop property value is missing\n");
1245 ret
= of_property_read_u32(np
, "arm,prefetch-offset", &val
);
1247 prefetch
&= ~L310_PREFETCH_CTRL_OFFSET_MASK
;
1248 prefetch
|= val
& L310_PREFETCH_CTRL_OFFSET_MASK
;
1249 } else if (ret
!= -EINVAL
) {
1250 pr_err("L2C-310 OF arm,prefetch-offset property value is missing\n");
1253 ret
= of_property_read_u32(np
, "prefetch-data", &val
);
1256 prefetch
|= L310_PREFETCH_CTRL_DATA_PREFETCH
;
1258 prefetch
&= ~L310_PREFETCH_CTRL_DATA_PREFETCH
;
1259 } else if (ret
!= -EINVAL
) {
1260 pr_err("L2C-310 OF prefetch-data property value is missing\n");
1263 ret
= of_property_read_u32(np
, "prefetch-instr", &val
);
1266 prefetch
|= L310_PREFETCH_CTRL_INSTR_PREFETCH
;
1268 prefetch
&= ~L310_PREFETCH_CTRL_INSTR_PREFETCH
;
1269 } else if (ret
!= -EINVAL
) {
1270 pr_err("L2C-310 OF prefetch-instr property value is missing\n");
1273 l2x0_saved_regs
.prefetch_ctrl
= prefetch
;
1275 power
= l2x0_saved_regs
.pwr_ctrl
|
1276 L310_DYNAMIC_CLK_GATING_EN
| L310_STNDBY_MODE_EN
;
1278 ret
= of_property_read_u32(np
, "arm,dynamic-clock-gating", &val
);
1281 power
&= ~L310_DYNAMIC_CLK_GATING_EN
;
1282 } else if (ret
!= -EINVAL
) {
1283 pr_err("L2C-310 OF dynamic-clock-gating property value is missing or invalid\n");
1285 ret
= of_property_read_u32(np
, "arm,standby-mode", &val
);
1288 power
&= ~L310_STNDBY_MODE_EN
;
1289 } else if (ret
!= -EINVAL
) {
1290 pr_err("L2C-310 OF standby-mode property value is missing or invalid\n");
1293 l2x0_saved_regs
.pwr_ctrl
= power
;
1296 static const struct l2c_init_data of_l2c310_data __initconst
= {
1298 .way_size_0
= SZ_8K
,
1300 .of_parse
= l2c310_of_parse
,
1301 .enable
= l2c310_enable
,
1302 .fixup
= l2c310_fixup
,
1303 .save
= l2c310_save
,
1304 .configure
= l2c310_configure
,
1305 .unlock
= l2c310_unlock
,
1307 .inv_range
= l2c210_inv_range
,
1308 .clean_range
= l2c210_clean_range
,
1309 .flush_range
= l2c210_flush_range
,
1310 .flush_all
= l2c210_flush_all
,
1311 .disable
= l2c310_disable
,
1312 .sync
= l2c210_sync
,
1313 .resume
= l2c310_resume
,
1318 * This is a variant of the of_l2c310_data with .sync set to
1319 * NULL. Outer sync operations are not needed when the system is I/O
1320 * coherent, and potentially harmful in certain situations (PCIe/PL310
1321 * deadlock on Armada 375/38x due to hardware I/O coherency). The
1322 * other operations are kept because they are infrequent (therefore do
1323 * not cause the deadlock in practice) and needed for secondary CPU
1324 * boot and other power management activities.
1326 static const struct l2c_init_data of_l2c310_coherent_data __initconst
= {
1327 .type
= "L2C-310 Coherent",
1328 .way_size_0
= SZ_8K
,
1330 .of_parse
= l2c310_of_parse
,
1331 .enable
= l2c310_enable
,
1332 .fixup
= l2c310_fixup
,
1333 .save
= l2c310_save
,
1334 .configure
= l2c310_configure
,
1335 .unlock
= l2c310_unlock
,
1337 .inv_range
= l2c210_inv_range
,
1338 .clean_range
= l2c210_clean_range
,
1339 .flush_range
= l2c210_flush_range
,
1340 .flush_all
= l2c210_flush_all
,
1341 .disable
= l2c310_disable
,
1342 .resume
= l2c310_resume
,
1347 * Note that the end addresses passed to Linux primitives are
1348 * noninclusive, while the hardware cache range operations use
1349 * inclusive start and end addresses.
1351 static unsigned long aurora_range_end(unsigned long start
, unsigned long end
)
1354 * Limit the number of cache lines processed at once,
1355 * since cache range operations stall the CPU pipeline
1358 if (end
> start
+ MAX_RANGE_SIZE
)
1359 end
= start
+ MAX_RANGE_SIZE
;
1362 * Cache range operations can't straddle a page boundary.
1364 if (end
> PAGE_ALIGN(start
+1))
1365 end
= PAGE_ALIGN(start
+1);
1370 static void aurora_pa_range(unsigned long start
, unsigned long end
,
1371 unsigned long offset
)
1373 void __iomem
*base
= l2x0_base
;
1374 unsigned long range_end
;
1375 unsigned long flags
;
1378 * round start and end adresses up to cache line size
1380 start
&= ~(CACHE_LINE_SIZE
- 1);
1381 end
= ALIGN(end
, CACHE_LINE_SIZE
);
1384 * perform operation on all full cache lines between 'start' and 'end'
1386 while (start
< end
) {
1387 range_end
= aurora_range_end(start
, end
);
1389 raw_spin_lock_irqsave(&l2x0_lock
, flags
);
1390 writel_relaxed(start
, base
+ AURORA_RANGE_BASE_ADDR_REG
);
1391 writel_relaxed(range_end
- CACHE_LINE_SIZE
, base
+ offset
);
1392 raw_spin_unlock_irqrestore(&l2x0_lock
, flags
);
1394 writel_relaxed(0, base
+ AURORA_SYNC_REG
);
1398 static void aurora_inv_range(unsigned long start
, unsigned long end
)
1400 aurora_pa_range(start
, end
, AURORA_INVAL_RANGE_REG
);
1403 static void aurora_clean_range(unsigned long start
, unsigned long end
)
1406 * If L2 is forced to WT, the L2 will always be clean and we
1407 * don't need to do anything here.
1409 if (!l2_wt_override
)
1410 aurora_pa_range(start
, end
, AURORA_CLEAN_RANGE_REG
);
1413 static void aurora_flush_range(unsigned long start
, unsigned long end
)
1416 aurora_pa_range(start
, end
, AURORA_INVAL_RANGE_REG
);
1418 aurora_pa_range(start
, end
, AURORA_FLUSH_RANGE_REG
);
1421 static void aurora_flush_all(void)
1423 void __iomem
*base
= l2x0_base
;
1424 unsigned long flags
;
1426 /* clean all ways */
1427 raw_spin_lock_irqsave(&l2x0_lock
, flags
);
1428 __l2c_op_way(base
+ L2X0_CLEAN_INV_WAY
);
1429 raw_spin_unlock_irqrestore(&l2x0_lock
, flags
);
1431 writel_relaxed(0, base
+ AURORA_SYNC_REG
);
1434 static void aurora_cache_sync(void)
1436 writel_relaxed(0, l2x0_base
+ AURORA_SYNC_REG
);
1439 static void aurora_disable(void)
1441 void __iomem
*base
= l2x0_base
;
1442 unsigned long flags
;
1444 raw_spin_lock_irqsave(&l2x0_lock
, flags
);
1445 __l2c_op_way(base
+ L2X0_CLEAN_INV_WAY
);
1446 writel_relaxed(0, base
+ AURORA_SYNC_REG
);
1447 l2c_write_sec(0, base
, L2X0_CTRL
);
1449 raw_spin_unlock_irqrestore(&l2x0_lock
, flags
);
1452 static void aurora_save(void __iomem
*base
)
1454 l2x0_saved_regs
.ctrl
= readl_relaxed(base
+ L2X0_CTRL
);
1455 l2x0_saved_regs
.aux_ctrl
= readl_relaxed(base
+ L2X0_AUX_CTRL
);
1459 * For Aurora cache in no outer mode, enable via the CP15 coprocessor
1460 * broadcasting of cache commands to L2.
1462 static void __init
aurora_enable_no_outer(void __iomem
*base
,
1467 asm volatile("mrc p15, 1, %0, c15, c2, 0" : "=r" (u
));
1468 u
|= AURORA_CTRL_FW
; /* Set the FW bit */
1469 asm volatile("mcr p15, 1, %0, c15, c2, 0" : : "r" (u
));
1473 l2c_enable(base
, num_lock
);
1476 static void __init
aurora_fixup(void __iomem
*base
, u32 cache_id
,
1477 struct outer_cache_fns
*fns
)
1479 sync_reg_offset
= AURORA_SYNC_REG
;
1482 static void __init
aurora_of_parse(const struct device_node
*np
,
1483 u32
*aux_val
, u32
*aux_mask
)
1485 u32 val
= AURORA_ACR_REPLACEMENT_TYPE_SEMIPLRU
;
1486 u32 mask
= AURORA_ACR_REPLACEMENT_MASK
;
1488 of_property_read_u32(np
, "cache-id-part",
1489 &cache_id_part_number_from_dt
);
1491 /* Determine and save the write policy */
1492 l2_wt_override
= of_property_read_bool(np
, "wt-override");
1494 if (l2_wt_override
) {
1495 val
|= AURORA_ACR_FORCE_WRITE_THRO_POLICY
;
1496 mask
|= AURORA_ACR_FORCE_WRITE_POLICY_MASK
;
1504 static const struct l2c_init_data of_aurora_with_outer_data __initconst
= {
1506 .way_size_0
= SZ_4K
,
1508 .of_parse
= aurora_of_parse
,
1509 .enable
= l2c_enable
,
1510 .fixup
= aurora_fixup
,
1511 .save
= aurora_save
,
1512 .configure
= l2c_configure
,
1513 .unlock
= l2c_unlock
,
1515 .inv_range
= aurora_inv_range
,
1516 .clean_range
= aurora_clean_range
,
1517 .flush_range
= aurora_flush_range
,
1518 .flush_all
= aurora_flush_all
,
1519 .disable
= aurora_disable
,
1520 .sync
= aurora_cache_sync
,
1521 .resume
= l2c_resume
,
1525 static const struct l2c_init_data of_aurora_no_outer_data __initconst
= {
1527 .way_size_0
= SZ_4K
,
1529 .of_parse
= aurora_of_parse
,
1530 .enable
= aurora_enable_no_outer
,
1531 .fixup
= aurora_fixup
,
1532 .save
= aurora_save
,
1533 .configure
= l2c_configure
,
1534 .unlock
= l2c_unlock
,
1536 .resume
= l2c_resume
,
1541 * For certain Broadcom SoCs, depending on the address range, different offsets
1542 * need to be added to the address before passing it to L2 for
1543 * invalidation/clean/flush
1545 * Section Address Range Offset EMI
1546 * 1 0x00000000 - 0x3FFFFFFF 0x80000000 VC
1547 * 2 0x40000000 - 0xBFFFFFFF 0x40000000 SYS
1548 * 3 0xC0000000 - 0xFFFFFFFF 0x80000000 VC
1550 * When the start and end addresses have crossed two different sections, we
1551 * need to break the L2 operation into two, each within its own section.
1552 * For example, if we need to invalidate addresses starts at 0xBFFF0000 and
1553 * ends at 0xC0001000, we need do invalidate 1) 0xBFFF0000 - 0xBFFFFFFF and 2)
1554 * 0xC0000000 - 0xC0001000
1557 * By breaking a single L2 operation into two, we may potentially suffer some
1558 * performance hit, but keep in mind the cross section case is very rare
1561 * We do not need to handle the case when the start address is in
1562 * Section 1 and the end address is in Section 3, since it is not a valid use
1566 * Section 1 in practical terms can no longer be used on rev A2. Because of
1567 * that the code does not need to handle section 1 at all.
1570 #define BCM_SYS_EMI_START_ADDR 0x40000000UL
1571 #define BCM_VC_EMI_SEC3_START_ADDR 0xC0000000UL
1573 #define BCM_SYS_EMI_OFFSET 0x40000000UL
1574 #define BCM_VC_EMI_OFFSET 0x80000000UL
1576 static inline int bcm_addr_is_sys_emi(unsigned long addr
)
1578 return (addr
>= BCM_SYS_EMI_START_ADDR
) &&
1579 (addr
< BCM_VC_EMI_SEC3_START_ADDR
);
1582 static inline unsigned long bcm_l2_phys_addr(unsigned long addr
)
1584 if (bcm_addr_is_sys_emi(addr
))
1585 return addr
+ BCM_SYS_EMI_OFFSET
;
1587 return addr
+ BCM_VC_EMI_OFFSET
;
1590 static void bcm_inv_range(unsigned long start
, unsigned long end
)
1592 unsigned long new_start
, new_end
;
1594 BUG_ON(start
< BCM_SYS_EMI_START_ADDR
);
1596 if (unlikely(end
<= start
))
1599 new_start
= bcm_l2_phys_addr(start
);
1600 new_end
= bcm_l2_phys_addr(end
);
1602 /* normal case, no cross section between start and end */
1603 if (likely(bcm_addr_is_sys_emi(end
) || !bcm_addr_is_sys_emi(start
))) {
1604 l2c210_inv_range(new_start
, new_end
);
1608 /* They cross sections, so it can only be a cross from section
1611 l2c210_inv_range(new_start
,
1612 bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR
-1));
1613 l2c210_inv_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR
),
1617 static void bcm_clean_range(unsigned long start
, unsigned long end
)
1619 unsigned long new_start
, new_end
;
1621 BUG_ON(start
< BCM_SYS_EMI_START_ADDR
);
1623 if (unlikely(end
<= start
))
1626 new_start
= bcm_l2_phys_addr(start
);
1627 new_end
= bcm_l2_phys_addr(end
);
1629 /* normal case, no cross section between start and end */
1630 if (likely(bcm_addr_is_sys_emi(end
) || !bcm_addr_is_sys_emi(start
))) {
1631 l2c210_clean_range(new_start
, new_end
);
1635 /* They cross sections, so it can only be a cross from section
1638 l2c210_clean_range(new_start
,
1639 bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR
-1));
1640 l2c210_clean_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR
),
1644 static void bcm_flush_range(unsigned long start
, unsigned long end
)
1646 unsigned long new_start
, new_end
;
1648 BUG_ON(start
< BCM_SYS_EMI_START_ADDR
);
1650 if (unlikely(end
<= start
))
1653 if ((end
- start
) >= l2x0_size
) {
1654 outer_cache
.flush_all();
1658 new_start
= bcm_l2_phys_addr(start
);
1659 new_end
= bcm_l2_phys_addr(end
);
1661 /* normal case, no cross section between start and end */
1662 if (likely(bcm_addr_is_sys_emi(end
) || !bcm_addr_is_sys_emi(start
))) {
1663 l2c210_flush_range(new_start
, new_end
);
1667 /* They cross sections, so it can only be a cross from section
1670 l2c210_flush_range(new_start
,
1671 bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR
-1));
1672 l2c210_flush_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR
),
1676 /* Broadcom L2C-310 start from ARMs R3P2 or later, and require no fixups */
1677 static const struct l2c_init_data of_bcm_l2x0_data __initconst
= {
1678 .type
= "BCM-L2C-310",
1679 .way_size_0
= SZ_8K
,
1681 .of_parse
= l2c310_of_parse
,
1682 .enable
= l2c310_enable
,
1683 .save
= l2c310_save
,
1684 .configure
= l2c310_configure
,
1685 .unlock
= l2c310_unlock
,
1687 .inv_range
= bcm_inv_range
,
1688 .clean_range
= bcm_clean_range
,
1689 .flush_range
= bcm_flush_range
,
1690 .flush_all
= l2c210_flush_all
,
1691 .disable
= l2c310_disable
,
1692 .sync
= l2c210_sync
,
1693 .resume
= l2c310_resume
,
1697 static void __init
tauros3_save(void __iomem
*base
)
1701 l2x0_saved_regs
.aux2_ctrl
=
1702 readl_relaxed(base
+ TAUROS3_AUX2_CTRL
);
1703 l2x0_saved_regs
.prefetch_ctrl
=
1704 readl_relaxed(base
+ L310_PREFETCH_CTRL
);
1707 static void tauros3_configure(void __iomem
*base
)
1709 l2c_configure(base
);
1710 writel_relaxed(l2x0_saved_regs
.aux2_ctrl
,
1711 base
+ TAUROS3_AUX2_CTRL
);
1712 writel_relaxed(l2x0_saved_regs
.prefetch_ctrl
,
1713 base
+ L310_PREFETCH_CTRL
);
1716 static const struct l2c_init_data of_tauros3_data __initconst
= {
1718 .way_size_0
= SZ_8K
,
1720 .enable
= l2c_enable
,
1721 .save
= tauros3_save
,
1722 .configure
= tauros3_configure
,
1723 .unlock
= l2c_unlock
,
1724 /* Tauros3 broadcasts L1 cache operations to L2 */
1726 .resume
= l2c_resume
,
1730 #define L2C_ID(name, fns) { .compatible = name, .data = (void *)&fns }
1731 static const struct of_device_id l2x0_ids
[] __initconst
= {
1732 L2C_ID("arm,l210-cache", of_l2c210_data
),
1733 L2C_ID("arm,l220-cache", of_l2c220_data
),
1734 L2C_ID("arm,pl310-cache", of_l2c310_data
),
1735 L2C_ID("brcm,bcm11351-a2-pl310-cache", of_bcm_l2x0_data
),
1736 L2C_ID("marvell,aurora-outer-cache", of_aurora_with_outer_data
),
1737 L2C_ID("marvell,aurora-system-cache", of_aurora_no_outer_data
),
1738 L2C_ID("marvell,tauros3-cache", of_tauros3_data
),
1739 /* Deprecated IDs */
1740 L2C_ID("bcm,bcm11351-a2-pl310-cache", of_bcm_l2x0_data
),
1744 int __init
l2x0_of_init(u32 aux_val
, u32 aux_mask
)
1746 const struct l2c_init_data
*data
;
1747 struct device_node
*np
;
1748 struct resource res
;
1749 u32 cache_id
, old_aux
;
1750 u32 cache_level
= 2;
1751 bool nosync
= false;
1753 np
= of_find_matching_node(NULL
, l2x0_ids
);
1757 if (of_address_to_resource(np
, 0, &res
))
1760 l2x0_base
= ioremap(res
.start
, resource_size(&res
));
1764 l2x0_saved_regs
.phy_base
= res
.start
;
1766 data
= of_match_node(l2x0_ids
, np
)->data
;
1768 if (of_device_is_compatible(np
, "arm,pl310-cache") &&
1769 of_property_read_bool(np
, "arm,io-coherent"))
1770 data
= &of_l2c310_coherent_data
;
1772 old_aux
= readl_relaxed(l2x0_base
+ L2X0_AUX_CTRL
);
1773 if (old_aux
!= ((old_aux
& aux_mask
) | aux_val
)) {
1774 pr_warn("L2C: platform modifies aux control register: 0x%08x -> 0x%08x\n",
1775 old_aux
, (old_aux
& aux_mask
) | aux_val
);
1776 } else if (aux_mask
!= ~0U && aux_val
!= 0) {
1777 pr_alert("L2C: platform provided aux values match the hardware, so have no effect. Please remove them.\n");
1780 /* All L2 caches are unified, so this property should be specified */
1781 if (!of_property_read_bool(np
, "cache-unified"))
1782 pr_err("L2C: device tree omits to specify unified cache\n");
1784 if (of_property_read_u32(np
, "cache-level", &cache_level
))
1785 pr_err("L2C: device tree omits to specify cache-level\n");
1787 if (cache_level
!= 2)
1788 pr_err("L2C: device tree specifies invalid cache level\n");
1790 nosync
= of_property_read_bool(np
, "arm,outer-sync-disable");
1792 /* Read back current (default) hardware configuration */
1794 data
->save(l2x0_base
);
1796 /* L2 configuration can only be changed if the cache is disabled */
1797 if (!(readl_relaxed(l2x0_base
+ L2X0_CTRL
) & L2X0_CTRL_EN
))
1799 data
->of_parse(np
, &aux_val
, &aux_mask
);
1801 if (cache_id_part_number_from_dt
)
1802 cache_id
= cache_id_part_number_from_dt
;
1804 cache_id
= readl_relaxed(l2x0_base
+ L2X0_CACHE_ID
);
1806 return __l2c_init(data
, aux_val
, aux_mask
, cache_id
, nosync
);