2 * Contains CPU specific errata definitions
4 * Copyright (C) 2014 ARM Ltd.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 #include <linux/types.h>
21 #include <asm/cputype.h>
22 #include <asm/cpufeature.h>
24 static bool __maybe_unused
25 is_affected_midr_range(const struct arm64_cpu_capabilities
*entry
, int scope
)
27 WARN_ON(scope
!= SCOPE_LOCAL_CPU
|| preemptible());
28 return MIDR_IS_CPU_MODEL_RANGE(read_cpuid_id(), entry
->midr_model
,
29 entry
->midr_range_min
,
30 entry
->midr_range_max
);
34 has_mismatched_cache_line_size(const struct arm64_cpu_capabilities
*entry
,
37 WARN_ON(scope
!= SCOPE_LOCAL_CPU
|| preemptible());
38 return (read_cpuid_cachetype() & arm64_ftr_reg_ctrel0
.strict_mask
) !=
39 (arm64_ftr_reg_ctrel0
.sys_val
& arm64_ftr_reg_ctrel0
.strict_mask
);
42 static int cpu_enable_trap_ctr_access(void *__unused
)
44 /* Clear SCTLR_EL1.UCT */
45 config_sctlr_el1(SCTLR_EL1_UCT
, 0);
49 #define MIDR_RANGE(model, min, max) \
50 .def_scope = SCOPE_LOCAL_CPU, \
51 .matches = is_affected_midr_range, \
52 .midr_model = model, \
53 .midr_range_min = min, \
56 const struct arm64_cpu_capabilities arm64_errata
[] = {
57 #if defined(CONFIG_ARM64_ERRATUM_826319) || \
58 defined(CONFIG_ARM64_ERRATUM_827319) || \
59 defined(CONFIG_ARM64_ERRATUM_824069)
61 /* Cortex-A53 r0p[012] */
62 .desc
= "ARM errata 826319, 827319, 824069",
63 .capability
= ARM64_WORKAROUND_CLEAN_CACHE
,
64 MIDR_RANGE(MIDR_CORTEX_A53
, 0x00, 0x02),
65 .enable
= cpu_enable_cache_maint_trap
,
68 #ifdef CONFIG_ARM64_ERRATUM_819472
70 /* Cortex-A53 r0p[01] */
71 .desc
= "ARM errata 819472",
72 .capability
= ARM64_WORKAROUND_CLEAN_CACHE
,
73 MIDR_RANGE(MIDR_CORTEX_A53
, 0x00, 0x01),
74 .enable
= cpu_enable_cache_maint_trap
,
77 #ifdef CONFIG_ARM64_ERRATUM_832075
79 /* Cortex-A57 r0p0 - r1p2 */
80 .desc
= "ARM erratum 832075",
81 .capability
= ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE
,
82 MIDR_RANGE(MIDR_CORTEX_A57
,
83 MIDR_CPU_VAR_REV(0, 0),
84 MIDR_CPU_VAR_REV(1, 2)),
87 #ifdef CONFIG_ARM64_ERRATUM_834220
89 /* Cortex-A57 r0p0 - r1p2 */
90 .desc
= "ARM erratum 834220",
91 .capability
= ARM64_WORKAROUND_834220
,
92 MIDR_RANGE(MIDR_CORTEX_A57
,
93 MIDR_CPU_VAR_REV(0, 0),
94 MIDR_CPU_VAR_REV(1, 2)),
97 #ifdef CONFIG_ARM64_ERRATUM_845719
99 /* Cortex-A53 r0p[01234] */
100 .desc
= "ARM erratum 845719",
101 .capability
= ARM64_WORKAROUND_845719
,
102 MIDR_RANGE(MIDR_CORTEX_A53
, 0x00, 0x04),
105 #ifdef CONFIG_CAVIUM_ERRATUM_23154
107 /* Cavium ThunderX, pass 1.x */
108 .desc
= "Cavium erratum 23154",
109 .capability
= ARM64_WORKAROUND_CAVIUM_23154
,
110 MIDR_RANGE(MIDR_THUNDERX
, 0x00, 0x01),
113 #ifdef CONFIG_CAVIUM_ERRATUM_27456
115 /* Cavium ThunderX, T88 pass 1.x - 2.1 */
116 .desc
= "Cavium erratum 27456",
117 .capability
= ARM64_WORKAROUND_CAVIUM_27456
,
118 MIDR_RANGE(MIDR_THUNDERX
,
119 MIDR_CPU_VAR_REV(0, 0),
120 MIDR_CPU_VAR_REV(1, 1)),
123 /* Cavium ThunderX, T81 pass 1.0 */
124 .desc
= "Cavium erratum 27456",
125 .capability
= ARM64_WORKAROUND_CAVIUM_27456
,
126 MIDR_RANGE(MIDR_THUNDERX_81XX
, 0x00, 0x00),
130 .desc
= "Mismatched cache line size",
131 .capability
= ARM64_MISMATCHED_CACHE_LINE_SIZE
,
132 .matches
= has_mismatched_cache_line_size
,
133 .def_scope
= SCOPE_LOCAL_CPU
,
134 .enable
= cpu_enable_trap_ctr_access
,
136 #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
138 .desc
= "Qualcomm Technologies Falkor erratum 1003",
139 .capability
= ARM64_WORKAROUND_QCOM_FALKOR_E1003
,
140 MIDR_RANGE(MIDR_QCOM_FALKOR_V1
,
141 MIDR_CPU_VAR_REV(0, 0),
142 MIDR_CPU_VAR_REV(0, 0)),
145 #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1009
147 .desc
= "Qualcomm Technologies Falkor erratum 1009",
148 .capability
= ARM64_WORKAROUND_REPEAT_TLBI
,
149 MIDR_RANGE(MIDR_QCOM_FALKOR_V1
,
150 MIDR_CPU_VAR_REV(0, 0),
151 MIDR_CPU_VAR_REV(0, 0)),
159 * The CPU Errata work arounds are detected and applied at boot time
160 * and the related information is freed soon after. If the new CPU requires
161 * an errata not detected at boot, fail this CPU.
163 void verify_local_cpu_errata_workarounds(void)
165 const struct arm64_cpu_capabilities
*caps
= arm64_errata
;
167 for (; caps
->matches
; caps
++)
168 if (!cpus_have_cap(caps
->capability
) &&
169 caps
->matches(caps
, SCOPE_LOCAL_CPU
)) {
170 pr_crit("CPU%d: Requires work around for %s, not detected"
173 caps
->desc
? : "an erratum");
178 void update_cpu_errata_workarounds(void)
180 update_cpu_capabilities(arm64_errata
, "enabling workaround for");
183 void __init
enable_errata_workarounds(void)
185 enable_cpu_capabilities(arm64_errata
);