x86/mm/pat: Don't report PAT on CPUs that don't support it
[linux/fpc-iii.git] / arch / x86 / include / asm / spinlock.h
blob6d391909e8647d0abb33a7a04cb80b7d6c076be9
1 #ifndef _ASM_X86_SPINLOCK_H
2 #define _ASM_X86_SPINLOCK_H
4 #include <linux/jump_label.h>
5 #include <linux/atomic.h>
6 #include <asm/page.h>
7 #include <asm/processor.h>
8 #include <linux/compiler.h>
9 #include <asm/paravirt.h>
10 #include <asm/bitops.h>
13 * Your basic SMP spinlocks, allowing only a single CPU anywhere
15 * Simple spin lock operations. There are two variants, one clears IRQ's
16 * on the local processor, one does not.
18 * These are fair FIFO ticket locks, which support up to 2^16 CPUs.
20 * (the type definitions are in asm/spinlock_types.h)
23 /* How long a lock should spin before we consider blocking */
24 #define SPIN_THRESHOLD (1 << 15)
26 #include <asm/qspinlock.h>
29 * Read-write spinlocks, allowing multiple readers
30 * but only one writer.
32 * NOTE! it is quite common to have readers in interrupts
33 * but no interrupt writers. For those circumstances we
34 * can "mix" irq-safe locks - any writer needs to get a
35 * irq-safe write-lock, but readers can get non-irqsafe
36 * read-locks.
38 * On x86, we implement read-write locks using the generic qrwlock with
39 * x86 specific optimization.
42 #include <asm/qrwlock.h>
44 #define arch_read_lock_flags(lock, flags) arch_read_lock(lock)
45 #define arch_write_lock_flags(lock, flags) arch_write_lock(lock)
47 #define arch_spin_relax(lock) cpu_relax()
48 #define arch_read_relax(lock) cpu_relax()
49 #define arch_write_relax(lock) cpu_relax()
51 #endif /* _ASM_X86_SPINLOCK_H */