2 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
9 #ifndef __ARC_ASM_CACHE_H
10 #define __ARC_ASM_CACHE_H
12 /* In case $$ not config, setup a dummy number for rest of kernel */
13 #ifndef CONFIG_ARC_CACHE_LINE_SHIFT
14 #define L1_CACHE_SHIFT 6
16 #define L1_CACHE_SHIFT CONFIG_ARC_CACHE_LINE_SHIFT
19 #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
20 #define CACHE_LINE_MASK (~(L1_CACHE_BYTES - 1))
23 * ARC700 doesn't cache any access in top 1G (0xc000_0000 to 0xFFFF_FFFF)
24 * Ideal for wiring memory mapped peripherals as we don't need to do
25 * explicit uncached accesses (LD.di/ST.di) hence more portable drivers
27 #define ARC_UNCACHED_ADDR_SPACE 0xc0000000
31 /* Uncached access macros */
32 #define arc_read_uncached_32(ptr) \
35 __asm__ __volatile__( \
36 " ld.di %0, [%1] \n" \
42 #define arc_write_uncached_32(ptr, data)\
44 __asm__ __volatile__( \
45 " st.di %0, [%1] \n" \
47 : "r"(data), "r"(ptr)); \
50 /* Largest line length for either L1 or L2 is 128 bytes */
51 #define ARCH_DMA_MINALIGN 128
53 extern void arc_cache_init(void);
54 extern char *arc_cache_mumbojumbo(int cpu_id
, char *buf
, int len
);
55 extern void read_decode_cache_bcr(void);
57 extern int ioc_enable
;
58 extern unsigned long perip_base
, perip_end
;
60 #endif /* !__ASSEMBLY__ */
62 /* Instruction cache related Auxiliary registers */
63 #define ARC_REG_IC_BCR 0x77 /* Build Config reg */
64 #define ARC_REG_IC_IVIC 0x10
65 #define ARC_REG_IC_CTRL 0x11
66 #define ARC_REG_IC_IVIR 0x16
67 #define ARC_REG_IC_ENDR 0x17
68 #define ARC_REG_IC_IVIL 0x19
69 #define ARC_REG_IC_PTAG 0x1E
70 #define ARC_REG_IC_PTAG_HI 0x1F
72 /* Bit val in IC_CTRL */
73 #define IC_CTRL_DIS 0x1
75 /* Data cache related Auxiliary registers */
76 #define ARC_REG_DC_BCR 0x72 /* Build Config reg */
77 #define ARC_REG_DC_IVDC 0x47
78 #define ARC_REG_DC_CTRL 0x48
79 #define ARC_REG_DC_IVDL 0x4A
80 #define ARC_REG_DC_FLSH 0x4B
81 #define ARC_REG_DC_FLDL 0x4C
82 #define ARC_REG_DC_STARTR 0x4D
83 #define ARC_REG_DC_ENDR 0x4E
84 #define ARC_REG_DC_PTAG 0x5C
85 #define ARC_REG_DC_PTAG_HI 0x5F
87 /* Bit val in DC_CTRL */
88 #define DC_CTRL_DIS 0x001
89 #define DC_CTRL_INV_MODE_FLUSH 0x040
90 #define DC_CTRL_FLUSH_STATUS 0x100
91 #define DC_CTRL_RGN_OP_INV 0x200
92 #define DC_CTRL_RGN_OP_MSK 0x200
94 /*System-level cache (L2 cache) related Auxiliary registers */
95 #define ARC_REG_SLC_CFG 0x901
96 #define ARC_REG_SLC_CTRL 0x903
97 #define ARC_REG_SLC_FLUSH 0x904
98 #define ARC_REG_SLC_INVALIDATE 0x905
99 #define ARC_AUX_SLC_IVDL 0x910
100 #define ARC_AUX_SLC_FLDL 0x912
101 #define ARC_REG_SLC_RGN_START 0x914
102 #define ARC_REG_SLC_RGN_START1 0x915
103 #define ARC_REG_SLC_RGN_END 0x916
104 #define ARC_REG_SLC_RGN_END1 0x917
106 /* Bit val in SLC_CONTROL */
107 #define SLC_CTRL_DIS 0x001
108 #define SLC_CTRL_IM 0x040
109 #define SLC_CTRL_BUSY 0x100
110 #define SLC_CTRL_RGN_OP_INV 0x200
112 /* IO coherency related Auxiliary registers */
113 #define ARC_REG_IO_COH_ENABLE 0x500
114 #define ARC_REG_IO_COH_PARTIAL 0x501
115 #define ARC_REG_IO_COH_AP0_BASE 0x508
116 #define ARC_REG_IO_COH_AP0_SIZE 0x509
118 #endif /* _ASM_CACHE_H */