1 /***************************************************************************
3 * Copyright (C) 2007,2008 SMSC
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 ***************************************************************************
22 #include <linux/kernel.h>
23 #include <linux/netdevice.h>
24 #include <linux/phy.h>
25 #include <linux/pci.h>
26 #include <linux/if_vlan.h>
27 #include <linux/dma-mapping.h>
28 #include <linux/crc32.h>
29 #include <linux/slab.h>
30 #include <asm/unaligned.h>
33 #define DRV_NAME "smsc9420"
34 #define PFX DRV_NAME ": "
35 #define DRV_MDIONAME "smsc9420-mdio"
36 #define DRV_DESCRIPTION "SMSC LAN9420 driver"
37 #define DRV_VERSION "1.01"
39 MODULE_LICENSE("GPL");
40 MODULE_VERSION(DRV_VERSION
);
42 struct smsc9420_dma_desc
{
49 struct smsc9420_ring_info
{
54 struct smsc9420_pdata
{
55 void __iomem
*base_addr
;
57 struct net_device
*dev
;
59 struct smsc9420_dma_desc
*rx_ring
;
60 struct smsc9420_dma_desc
*tx_ring
;
61 struct smsc9420_ring_info
*tx_buffers
;
62 struct smsc9420_ring_info
*rx_buffers
;
63 dma_addr_t rx_dma_addr
;
64 dma_addr_t tx_dma_addr
;
65 int tx_ring_head
, tx_ring_tail
;
66 int rx_ring_head
, rx_ring_tail
;
71 struct napi_struct napi
;
73 bool software_irq_signal
;
77 struct phy_device
*phy_dev
;
78 struct mii_bus
*mii_bus
;
79 int phy_irq
[PHY_MAX_ADDR
];
84 static DEFINE_PCI_DEVICE_TABLE(smsc9420_id_table
) = {
85 { PCI_VENDOR_ID_9420
, PCI_DEVICE_ID_9420
, PCI_ANY_ID
, PCI_ANY_ID
, },
89 MODULE_DEVICE_TABLE(pci
, smsc9420_id_table
);
91 #define SMSC_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
93 static uint smsc_debug
;
94 static uint debug
= -1;
95 module_param(debug
, uint
, 0);
96 MODULE_PARM_DESC(debug
, "debug level");
98 #define smsc_dbg(TYPE, f, a...) \
99 do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
100 printk(KERN_DEBUG PFX f "\n", ## a); \
103 #define smsc_info(TYPE, f, a...) \
104 do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
105 printk(KERN_INFO PFX f "\n", ## a); \
108 #define smsc_warn(TYPE, f, a...) \
109 do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
110 printk(KERN_WARNING PFX f "\n", ## a); \
113 static inline u32
smsc9420_reg_read(struct smsc9420_pdata
*pd
, u32 offset
)
115 return ioread32(pd
->base_addr
+ offset
);
119 smsc9420_reg_write(struct smsc9420_pdata
*pd
, u32 offset
, u32 value
)
121 iowrite32(value
, pd
->base_addr
+ offset
);
124 static inline void smsc9420_pci_flush_write(struct smsc9420_pdata
*pd
)
126 /* to ensure PCI write completion, we must perform a PCI read */
127 smsc9420_reg_read(pd
, ID_REV
);
130 static int smsc9420_mii_read(struct mii_bus
*bus
, int phyaddr
, int regidx
)
132 struct smsc9420_pdata
*pd
= (struct smsc9420_pdata
*)bus
->priv
;
137 spin_lock_irqsave(&pd
->phy_lock
, flags
);
139 /* confirm MII not busy */
140 if ((smsc9420_reg_read(pd
, MII_ACCESS
) & MII_ACCESS_MII_BUSY_
)) {
141 smsc_warn(DRV
, "MII is busy???");
145 /* set the address, index & direction (read from PHY) */
146 addr
= ((phyaddr
& 0x1F) << 11) | ((regidx
& 0x1F) << 6) |
147 MII_ACCESS_MII_READ_
;
148 smsc9420_reg_write(pd
, MII_ACCESS
, addr
);
150 /* wait for read to complete with 50us timeout */
151 for (i
= 0; i
< 5; i
++) {
152 if (!(smsc9420_reg_read(pd
, MII_ACCESS
) &
153 MII_ACCESS_MII_BUSY_
)) {
154 reg
= (u16
)smsc9420_reg_read(pd
, MII_DATA
);
160 smsc_warn(DRV
, "MII busy timeout!");
163 spin_unlock_irqrestore(&pd
->phy_lock
, flags
);
167 static int smsc9420_mii_write(struct mii_bus
*bus
, int phyaddr
, int regidx
,
170 struct smsc9420_pdata
*pd
= (struct smsc9420_pdata
*)bus
->priv
;
175 spin_lock_irqsave(&pd
->phy_lock
, flags
);
177 /* confirm MII not busy */
178 if ((smsc9420_reg_read(pd
, MII_ACCESS
) & MII_ACCESS_MII_BUSY_
)) {
179 smsc_warn(DRV
, "MII is busy???");
183 /* put the data to write in the MAC */
184 smsc9420_reg_write(pd
, MII_DATA
, (u32
)val
);
186 /* set the address, index & direction (write to PHY) */
187 addr
= ((phyaddr
& 0x1F) << 11) | ((regidx
& 0x1F) << 6) |
188 MII_ACCESS_MII_WRITE_
;
189 smsc9420_reg_write(pd
, MII_ACCESS
, addr
);
191 /* wait for write to complete with 50us timeout */
192 for (i
= 0; i
< 5; i
++) {
193 if (!(smsc9420_reg_read(pd
, MII_ACCESS
) &
194 MII_ACCESS_MII_BUSY_
)) {
201 smsc_warn(DRV
, "MII busy timeout!");
204 spin_unlock_irqrestore(&pd
->phy_lock
, flags
);
208 /* Returns hash bit number for given MAC address
210 * 01 00 5E 00 00 01 -> returns bit number 31 */
211 static u32
smsc9420_hash(u8 addr
[ETH_ALEN
])
213 return (ether_crc(ETH_ALEN
, addr
) >> 26) & 0x3f;
216 static int smsc9420_eeprom_reload(struct smsc9420_pdata
*pd
)
218 int timeout
= 100000;
222 if (smsc9420_reg_read(pd
, E2P_CMD
) & E2P_CMD_EPC_BUSY_
) {
223 smsc_dbg(DRV
, "smsc9420_eeprom_reload: Eeprom busy");
227 smsc9420_reg_write(pd
, E2P_CMD
,
228 (E2P_CMD_EPC_BUSY_
| E2P_CMD_EPC_CMD_RELOAD_
));
232 if (!(smsc9420_reg_read(pd
, E2P_CMD
) & E2P_CMD_EPC_BUSY_
))
236 smsc_warn(DRV
, "smsc9420_eeprom_reload: Eeprom timed out");
240 /* Standard ioctls for mii-tool */
241 static int smsc9420_do_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
243 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
245 if (!netif_running(dev
) || !pd
->phy_dev
)
248 return phy_mii_ioctl(pd
->phy_dev
, if_mii(ifr
), cmd
);
251 static int smsc9420_ethtool_get_settings(struct net_device
*dev
,
252 struct ethtool_cmd
*cmd
)
254 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
261 return phy_ethtool_gset(pd
->phy_dev
, cmd
);
264 static int smsc9420_ethtool_set_settings(struct net_device
*dev
,
265 struct ethtool_cmd
*cmd
)
267 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
272 return phy_ethtool_sset(pd
->phy_dev
, cmd
);
275 static void smsc9420_ethtool_get_drvinfo(struct net_device
*netdev
,
276 struct ethtool_drvinfo
*drvinfo
)
278 struct smsc9420_pdata
*pd
= netdev_priv(netdev
);
280 strcpy(drvinfo
->driver
, DRV_NAME
);
281 strcpy(drvinfo
->bus_info
, pci_name(pd
->pdev
));
282 strcpy(drvinfo
->version
, DRV_VERSION
);
285 static u32
smsc9420_ethtool_get_msglevel(struct net_device
*netdev
)
287 struct smsc9420_pdata
*pd
= netdev_priv(netdev
);
288 return pd
->msg_enable
;
291 static void smsc9420_ethtool_set_msglevel(struct net_device
*netdev
, u32 data
)
293 struct smsc9420_pdata
*pd
= netdev_priv(netdev
);
294 pd
->msg_enable
= data
;
297 static int smsc9420_ethtool_nway_reset(struct net_device
*netdev
)
299 struct smsc9420_pdata
*pd
= netdev_priv(netdev
);
304 return phy_start_aneg(pd
->phy_dev
);
307 static int smsc9420_ethtool_getregslen(struct net_device
*dev
)
309 /* all smsc9420 registers plus all phy registers */
310 return 0x100 + (32 * sizeof(u32
));
314 smsc9420_ethtool_getregs(struct net_device
*dev
, struct ethtool_regs
*regs
,
317 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
318 struct phy_device
*phy_dev
= pd
->phy_dev
;
319 unsigned int i
, j
= 0;
322 regs
->version
= smsc9420_reg_read(pd
, ID_REV
);
323 for (i
= 0; i
< 0x100; i
+= (sizeof(u32
)))
324 data
[j
++] = smsc9420_reg_read(pd
, i
);
326 // cannot read phy registers if the net device is down
330 for (i
= 0; i
<= 31; i
++)
331 data
[j
++] = smsc9420_mii_read(phy_dev
->bus
, phy_dev
->addr
, i
);
334 static void smsc9420_eeprom_enable_access(struct smsc9420_pdata
*pd
)
336 unsigned int temp
= smsc9420_reg_read(pd
, GPIO_CFG
);
337 temp
&= ~GPIO_CFG_EEPR_EN_
;
338 smsc9420_reg_write(pd
, GPIO_CFG
, temp
);
342 static int smsc9420_eeprom_send_cmd(struct smsc9420_pdata
*pd
, u32 op
)
347 smsc_dbg(HW
, "op 0x%08x", op
);
348 if (smsc9420_reg_read(pd
, E2P_CMD
) & E2P_CMD_EPC_BUSY_
) {
349 smsc_warn(HW
, "Busy at start");
353 e2cmd
= op
| E2P_CMD_EPC_BUSY_
;
354 smsc9420_reg_write(pd
, E2P_CMD
, e2cmd
);
358 e2cmd
= smsc9420_reg_read(pd
, E2P_CMD
);
359 } while ((e2cmd
& E2P_CMD_EPC_BUSY_
) && (--timeout
));
362 smsc_info(HW
, "TIMED OUT");
366 if (e2cmd
& E2P_CMD_EPC_TIMEOUT_
) {
367 smsc_info(HW
, "Error occured during eeprom operation");
374 static int smsc9420_eeprom_read_location(struct smsc9420_pdata
*pd
,
375 u8 address
, u8
*data
)
377 u32 op
= E2P_CMD_EPC_CMD_READ_
| address
;
380 smsc_dbg(HW
, "address 0x%x", address
);
381 ret
= smsc9420_eeprom_send_cmd(pd
, op
);
384 data
[address
] = smsc9420_reg_read(pd
, E2P_DATA
);
389 static int smsc9420_eeprom_write_location(struct smsc9420_pdata
*pd
,
392 u32 op
= E2P_CMD_EPC_CMD_ERASE_
| address
;
395 smsc_dbg(HW
, "address 0x%x, data 0x%x", address
, data
);
396 ret
= smsc9420_eeprom_send_cmd(pd
, op
);
399 op
= E2P_CMD_EPC_CMD_WRITE_
| address
;
400 smsc9420_reg_write(pd
, E2P_DATA
, (u32
)data
);
401 ret
= smsc9420_eeprom_send_cmd(pd
, op
);
407 static int smsc9420_ethtool_get_eeprom_len(struct net_device
*dev
)
409 return SMSC9420_EEPROM_SIZE
;
412 static int smsc9420_ethtool_get_eeprom(struct net_device
*dev
,
413 struct ethtool_eeprom
*eeprom
, u8
*data
)
415 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
416 u8 eeprom_data
[SMSC9420_EEPROM_SIZE
];
419 smsc9420_eeprom_enable_access(pd
);
421 len
= min(eeprom
->len
, SMSC9420_EEPROM_SIZE
);
422 for (i
= 0; i
< len
; i
++) {
423 int ret
= smsc9420_eeprom_read_location(pd
, i
, eeprom_data
);
430 memcpy(data
, &eeprom_data
[eeprom
->offset
], len
);
431 eeprom
->magic
= SMSC9420_EEPROM_MAGIC
;
436 static int smsc9420_ethtool_set_eeprom(struct net_device
*dev
,
437 struct ethtool_eeprom
*eeprom
, u8
*data
)
439 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
442 if (eeprom
->magic
!= SMSC9420_EEPROM_MAGIC
)
445 smsc9420_eeprom_enable_access(pd
);
446 smsc9420_eeprom_send_cmd(pd
, E2P_CMD_EPC_CMD_EWEN_
);
447 ret
= smsc9420_eeprom_write_location(pd
, eeprom
->offset
, *data
);
448 smsc9420_eeprom_send_cmd(pd
, E2P_CMD_EPC_CMD_EWDS_
);
450 /* Single byte write, according to man page */
456 static const struct ethtool_ops smsc9420_ethtool_ops
= {
457 .get_settings
= smsc9420_ethtool_get_settings
,
458 .set_settings
= smsc9420_ethtool_set_settings
,
459 .get_drvinfo
= smsc9420_ethtool_get_drvinfo
,
460 .get_msglevel
= smsc9420_ethtool_get_msglevel
,
461 .set_msglevel
= smsc9420_ethtool_set_msglevel
,
462 .nway_reset
= smsc9420_ethtool_nway_reset
,
463 .get_link
= ethtool_op_get_link
,
464 .get_eeprom_len
= smsc9420_ethtool_get_eeprom_len
,
465 .get_eeprom
= smsc9420_ethtool_get_eeprom
,
466 .set_eeprom
= smsc9420_ethtool_set_eeprom
,
467 .get_regs_len
= smsc9420_ethtool_getregslen
,
468 .get_regs
= smsc9420_ethtool_getregs
,
471 /* Sets the device MAC address to dev_addr */
472 static void smsc9420_set_mac_address(struct net_device
*dev
)
474 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
475 u8
*dev_addr
= dev
->dev_addr
;
476 u32 mac_high16
= (dev_addr
[5] << 8) | dev_addr
[4];
477 u32 mac_low32
= (dev_addr
[3] << 24) | (dev_addr
[2] << 16) |
478 (dev_addr
[1] << 8) | dev_addr
[0];
480 smsc9420_reg_write(pd
, ADDRH
, mac_high16
);
481 smsc9420_reg_write(pd
, ADDRL
, mac_low32
);
484 static void smsc9420_check_mac_address(struct net_device
*dev
)
486 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
488 /* Check if mac address has been specified when bringing interface up */
489 if (is_valid_ether_addr(dev
->dev_addr
)) {
490 smsc9420_set_mac_address(dev
);
491 smsc_dbg(PROBE
, "MAC Address is specified by configuration");
493 /* Try reading mac address from device. if EEPROM is present
494 * it will already have been set */
495 u32 mac_high16
= smsc9420_reg_read(pd
, ADDRH
);
496 u32 mac_low32
= smsc9420_reg_read(pd
, ADDRL
);
497 dev
->dev_addr
[0] = (u8
)(mac_low32
);
498 dev
->dev_addr
[1] = (u8
)(mac_low32
>> 8);
499 dev
->dev_addr
[2] = (u8
)(mac_low32
>> 16);
500 dev
->dev_addr
[3] = (u8
)(mac_low32
>> 24);
501 dev
->dev_addr
[4] = (u8
)(mac_high16
);
502 dev
->dev_addr
[5] = (u8
)(mac_high16
>> 8);
504 if (is_valid_ether_addr(dev
->dev_addr
)) {
505 /* eeprom values are valid so use them */
506 smsc_dbg(PROBE
, "Mac Address is read from EEPROM");
508 /* eeprom values are invalid, generate random MAC */
509 random_ether_addr(dev
->dev_addr
);
510 smsc9420_set_mac_address(dev
);
512 "MAC Address is set to random_ether_addr");
517 static void smsc9420_stop_tx(struct smsc9420_pdata
*pd
)
519 u32 dmac_control
, mac_cr
, dma_intr_ena
;
522 /* disable TX DMAC */
523 dmac_control
= smsc9420_reg_read(pd
, DMAC_CONTROL
);
524 dmac_control
&= (~DMAC_CONTROL_ST_
);
525 smsc9420_reg_write(pd
, DMAC_CONTROL
, dmac_control
);
527 /* Wait max 10ms for transmit process to stop */
529 if (smsc9420_reg_read(pd
, DMAC_STATUS
) & DMAC_STS_TS_
)
535 smsc_warn(IFDOWN
, "TX DMAC failed to stop");
537 /* ACK Tx DMAC stop bit */
538 smsc9420_reg_write(pd
, DMAC_STATUS
, DMAC_STS_TXPS_
);
540 /* mask TX DMAC interrupts */
541 dma_intr_ena
= smsc9420_reg_read(pd
, DMAC_INTR_ENA
);
542 dma_intr_ena
&= ~(DMAC_INTR_ENA_TX_
);
543 smsc9420_reg_write(pd
, DMAC_INTR_ENA
, dma_intr_ena
);
544 smsc9420_pci_flush_write(pd
);
547 mac_cr
= smsc9420_reg_read(pd
, MAC_CR
) & (~MAC_CR_TXEN_
);
548 smsc9420_reg_write(pd
, MAC_CR
, mac_cr
);
549 smsc9420_pci_flush_write(pd
);
552 static void smsc9420_free_tx_ring(struct smsc9420_pdata
*pd
)
556 BUG_ON(!pd
->tx_ring
);
561 for (i
= 0; i
< TX_RING_SIZE
; i
++) {
562 struct sk_buff
*skb
= pd
->tx_buffers
[i
].skb
;
565 BUG_ON(!pd
->tx_buffers
[i
].mapping
);
566 pci_unmap_single(pd
->pdev
, pd
->tx_buffers
[i
].mapping
,
567 skb
->len
, PCI_DMA_TODEVICE
);
568 dev_kfree_skb_any(skb
);
571 pd
->tx_ring
[i
].status
= 0;
572 pd
->tx_ring
[i
].length
= 0;
573 pd
->tx_ring
[i
].buffer1
= 0;
574 pd
->tx_ring
[i
].buffer2
= 0;
578 kfree(pd
->tx_buffers
);
579 pd
->tx_buffers
= NULL
;
581 pd
->tx_ring_head
= 0;
582 pd
->tx_ring_tail
= 0;
585 static void smsc9420_free_rx_ring(struct smsc9420_pdata
*pd
)
589 BUG_ON(!pd
->rx_ring
);
594 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
595 if (pd
->rx_buffers
[i
].skb
)
596 dev_kfree_skb_any(pd
->rx_buffers
[i
].skb
);
598 if (pd
->rx_buffers
[i
].mapping
)
599 pci_unmap_single(pd
->pdev
, pd
->rx_buffers
[i
].mapping
,
600 PKT_BUF_SZ
, PCI_DMA_FROMDEVICE
);
602 pd
->rx_ring
[i
].status
= 0;
603 pd
->rx_ring
[i
].length
= 0;
604 pd
->rx_ring
[i
].buffer1
= 0;
605 pd
->rx_ring
[i
].buffer2
= 0;
609 kfree(pd
->rx_buffers
);
610 pd
->rx_buffers
= NULL
;
612 pd
->rx_ring_head
= 0;
613 pd
->rx_ring_tail
= 0;
616 static void smsc9420_stop_rx(struct smsc9420_pdata
*pd
)
619 u32 mac_cr
, dmac_control
, dma_intr_ena
;
621 /* mask RX DMAC interrupts */
622 dma_intr_ena
= smsc9420_reg_read(pd
, DMAC_INTR_ENA
);
623 dma_intr_ena
&= (~DMAC_INTR_ENA_RX_
);
624 smsc9420_reg_write(pd
, DMAC_INTR_ENA
, dma_intr_ena
);
625 smsc9420_pci_flush_write(pd
);
627 /* stop RX MAC prior to stoping DMA */
628 mac_cr
= smsc9420_reg_read(pd
, MAC_CR
) & (~MAC_CR_RXEN_
);
629 smsc9420_reg_write(pd
, MAC_CR
, mac_cr
);
630 smsc9420_pci_flush_write(pd
);
633 dmac_control
= smsc9420_reg_read(pd
, DMAC_CONTROL
);
634 dmac_control
&= (~DMAC_CONTROL_SR_
);
635 smsc9420_reg_write(pd
, DMAC_CONTROL
, dmac_control
);
636 smsc9420_pci_flush_write(pd
);
638 /* wait up to 10ms for receive to stop */
640 if (smsc9420_reg_read(pd
, DMAC_STATUS
) & DMAC_STS_RS_
)
646 smsc_warn(IFDOWN
, "RX DMAC did not stop! timeout.");
648 /* ACK the Rx DMAC stop bit */
649 smsc9420_reg_write(pd
, DMAC_STATUS
, DMAC_STS_RXPS_
);
652 static irqreturn_t
smsc9420_isr(int irq
, void *dev_id
)
654 struct smsc9420_pdata
*pd
= dev_id
;
655 u32 int_cfg
, int_sts
, int_ctl
;
656 irqreturn_t ret
= IRQ_NONE
;
660 BUG_ON(!pd
->base_addr
);
662 int_cfg
= smsc9420_reg_read(pd
, INT_CFG
);
664 /* check if it's our interrupt */
665 if ((int_cfg
& (INT_CFG_IRQ_EN_
| INT_CFG_IRQ_INT_
)) !=
666 (INT_CFG_IRQ_EN_
| INT_CFG_IRQ_INT_
))
669 int_sts
= smsc9420_reg_read(pd
, INT_STAT
);
671 if (likely(INT_STAT_DMAC_INT_
& int_sts
)) {
672 u32 status
= smsc9420_reg_read(pd
, DMAC_STATUS
);
673 u32 ints_to_clear
= 0;
675 if (status
& DMAC_STS_TX_
) {
676 ints_to_clear
|= (DMAC_STS_TX_
| DMAC_STS_NIS_
);
677 netif_wake_queue(pd
->dev
);
680 if (status
& DMAC_STS_RX_
) {
681 /* mask RX DMAC interrupts */
682 u32 dma_intr_ena
= smsc9420_reg_read(pd
, DMAC_INTR_ENA
);
683 dma_intr_ena
&= (~DMAC_INTR_ENA_RX_
);
684 smsc9420_reg_write(pd
, DMAC_INTR_ENA
, dma_intr_ena
);
685 smsc9420_pci_flush_write(pd
);
687 ints_to_clear
|= (DMAC_STS_RX_
| DMAC_STS_NIS_
);
688 napi_schedule(&pd
->napi
);
692 smsc9420_reg_write(pd
, DMAC_STATUS
, ints_to_clear
);
697 if (unlikely(INT_STAT_SW_INT_
& int_sts
)) {
698 /* mask software interrupt */
699 spin_lock_irqsave(&pd
->int_lock
, flags
);
700 int_ctl
= smsc9420_reg_read(pd
, INT_CTL
);
701 int_ctl
&= (~INT_CTL_SW_INT_EN_
);
702 smsc9420_reg_write(pd
, INT_CTL
, int_ctl
);
703 spin_unlock_irqrestore(&pd
->int_lock
, flags
);
705 smsc9420_reg_write(pd
, INT_STAT
, INT_STAT_SW_INT_
);
706 pd
->software_irq_signal
= true;
712 /* to ensure PCI write completion, we must perform a PCI read */
713 smsc9420_pci_flush_write(pd
);
718 #ifdef CONFIG_NET_POLL_CONTROLLER
719 static void smsc9420_poll_controller(struct net_device
*dev
)
721 disable_irq(dev
->irq
);
722 smsc9420_isr(0, dev
);
723 enable_irq(dev
->irq
);
725 #endif /* CONFIG_NET_POLL_CONTROLLER */
727 static void smsc9420_dmac_soft_reset(struct smsc9420_pdata
*pd
)
729 smsc9420_reg_write(pd
, BUS_MODE
, BUS_MODE_SWR_
);
730 smsc9420_reg_read(pd
, BUS_MODE
);
732 if (smsc9420_reg_read(pd
, BUS_MODE
) & BUS_MODE_SWR_
)
733 smsc_warn(DRV
, "Software reset not cleared");
736 static int smsc9420_stop(struct net_device
*dev
)
738 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
743 BUG_ON(!pd
->phy_dev
);
745 /* disable master interrupt */
746 spin_lock_irqsave(&pd
->int_lock
, flags
);
747 int_cfg
= smsc9420_reg_read(pd
, INT_CFG
) & (~INT_CFG_IRQ_EN_
);
748 smsc9420_reg_write(pd
, INT_CFG
, int_cfg
);
749 spin_unlock_irqrestore(&pd
->int_lock
, flags
);
751 netif_tx_disable(dev
);
752 napi_disable(&pd
->napi
);
754 smsc9420_stop_tx(pd
);
755 smsc9420_free_tx_ring(pd
);
757 smsc9420_stop_rx(pd
);
758 smsc9420_free_rx_ring(pd
);
760 free_irq(dev
->irq
, pd
);
762 smsc9420_dmac_soft_reset(pd
);
764 phy_stop(pd
->phy_dev
);
766 phy_disconnect(pd
->phy_dev
);
768 mdiobus_unregister(pd
->mii_bus
);
769 mdiobus_free(pd
->mii_bus
);
774 static void smsc9420_rx_count_stats(struct net_device
*dev
, u32 desc_status
)
776 if (unlikely(desc_status
& RDES0_ERROR_SUMMARY_
)) {
777 dev
->stats
.rx_errors
++;
778 if (desc_status
& RDES0_DESCRIPTOR_ERROR_
)
779 dev
->stats
.rx_over_errors
++;
780 else if (desc_status
& (RDES0_FRAME_TOO_LONG_
|
781 RDES0_RUNT_FRAME_
| RDES0_COLLISION_SEEN_
))
782 dev
->stats
.rx_frame_errors
++;
783 else if (desc_status
& RDES0_CRC_ERROR_
)
784 dev
->stats
.rx_crc_errors
++;
787 if (unlikely(desc_status
& RDES0_LENGTH_ERROR_
))
788 dev
->stats
.rx_length_errors
++;
790 if (unlikely(!((desc_status
& RDES0_LAST_DESCRIPTOR_
) &&
791 (desc_status
& RDES0_FIRST_DESCRIPTOR_
))))
792 dev
->stats
.rx_length_errors
++;
794 if (desc_status
& RDES0_MULTICAST_FRAME_
)
795 dev
->stats
.multicast
++;
798 static void smsc9420_rx_handoff(struct smsc9420_pdata
*pd
, const int index
,
801 struct net_device
*dev
= pd
->dev
;
803 u16 packet_length
= (status
& RDES0_FRAME_LENGTH_MASK_
)
804 >> RDES0_FRAME_LENGTH_SHFT_
;
806 /* remove crc from packet lendth */
812 dev
->stats
.rx_packets
++;
813 dev
->stats
.rx_bytes
+= packet_length
;
815 pci_unmap_single(pd
->pdev
, pd
->rx_buffers
[index
].mapping
,
816 PKT_BUF_SZ
, PCI_DMA_FROMDEVICE
);
817 pd
->rx_buffers
[index
].mapping
= 0;
819 skb
= pd
->rx_buffers
[index
].skb
;
820 pd
->rx_buffers
[index
].skb
= NULL
;
823 u16 hw_csum
= get_unaligned_le16(skb_tail_pointer(skb
) +
824 NET_IP_ALIGN
+ packet_length
+ 4);
825 put_unaligned_le16(hw_csum
, &skb
->csum
);
826 skb
->ip_summed
= CHECKSUM_COMPLETE
;
829 skb_reserve(skb
, NET_IP_ALIGN
);
830 skb_put(skb
, packet_length
);
832 skb
->protocol
= eth_type_trans(skb
, dev
);
834 netif_receive_skb(skb
);
837 static int smsc9420_alloc_rx_buffer(struct smsc9420_pdata
*pd
, int index
)
839 struct sk_buff
*skb
= netdev_alloc_skb(pd
->dev
, PKT_BUF_SZ
);
842 BUG_ON(pd
->rx_buffers
[index
].skb
);
843 BUG_ON(pd
->rx_buffers
[index
].mapping
);
845 if (unlikely(!skb
)) {
846 smsc_warn(RX_ERR
, "Failed to allocate new skb!");
852 mapping
= pci_map_single(pd
->pdev
, skb_tail_pointer(skb
),
853 PKT_BUF_SZ
, PCI_DMA_FROMDEVICE
);
854 if (pci_dma_mapping_error(pd
->pdev
, mapping
)) {
855 dev_kfree_skb_any(skb
);
856 smsc_warn(RX_ERR
, "pci_map_single failed!");
860 pd
->rx_buffers
[index
].skb
= skb
;
861 pd
->rx_buffers
[index
].mapping
= mapping
;
862 pd
->rx_ring
[index
].buffer1
= mapping
+ NET_IP_ALIGN
;
863 pd
->rx_ring
[index
].status
= RDES0_OWN_
;
869 static void smsc9420_alloc_new_rx_buffers(struct smsc9420_pdata
*pd
)
871 while (pd
->rx_ring_tail
!= pd
->rx_ring_head
) {
872 if (smsc9420_alloc_rx_buffer(pd
, pd
->rx_ring_tail
))
875 pd
->rx_ring_tail
= (pd
->rx_ring_tail
+ 1) % RX_RING_SIZE
;
879 static int smsc9420_rx_poll(struct napi_struct
*napi
, int budget
)
881 struct smsc9420_pdata
*pd
=
882 container_of(napi
, struct smsc9420_pdata
, napi
);
883 struct net_device
*dev
= pd
->dev
;
884 u32 drop_frame_cnt
, dma_intr_ena
, status
;
887 for (work_done
= 0; work_done
< budget
; work_done
++) {
889 status
= pd
->rx_ring
[pd
->rx_ring_head
].status
;
891 /* stop if DMAC owns this dma descriptor */
892 if (status
& RDES0_OWN_
)
895 smsc9420_rx_count_stats(dev
, status
);
896 smsc9420_rx_handoff(pd
, pd
->rx_ring_head
, status
);
897 pd
->rx_ring_head
= (pd
->rx_ring_head
+ 1) % RX_RING_SIZE
;
898 smsc9420_alloc_new_rx_buffers(pd
);
901 drop_frame_cnt
= smsc9420_reg_read(pd
, MISS_FRAME_CNTR
);
902 dev
->stats
.rx_dropped
+=
903 (drop_frame_cnt
& 0xFFFF) + ((drop_frame_cnt
>> 17) & 0x3FF);
906 smsc9420_reg_write(pd
, RX_POLL_DEMAND
, 1);
907 smsc9420_pci_flush_write(pd
);
909 if (work_done
< budget
) {
910 napi_complete(&pd
->napi
);
912 /* re-enable RX DMA interrupts */
913 dma_intr_ena
= smsc9420_reg_read(pd
, DMAC_INTR_ENA
);
914 dma_intr_ena
|= (DMAC_INTR_ENA_RX_
| DMAC_INTR_ENA_NIS_
);
915 smsc9420_reg_write(pd
, DMAC_INTR_ENA
, dma_intr_ena
);
916 smsc9420_pci_flush_write(pd
);
922 smsc9420_tx_update_stats(struct net_device
*dev
, u32 status
, u32 length
)
924 if (unlikely(status
& TDES0_ERROR_SUMMARY_
)) {
925 dev
->stats
.tx_errors
++;
926 if (status
& (TDES0_EXCESSIVE_DEFERRAL_
|
927 TDES0_EXCESSIVE_COLLISIONS_
))
928 dev
->stats
.tx_aborted_errors
++;
930 if (status
& (TDES0_LOSS_OF_CARRIER_
| TDES0_NO_CARRIER_
))
931 dev
->stats
.tx_carrier_errors
++;
933 dev
->stats
.tx_packets
++;
934 dev
->stats
.tx_bytes
+= (length
& 0x7FF);
937 if (unlikely(status
& TDES0_EXCESSIVE_COLLISIONS_
)) {
938 dev
->stats
.collisions
+= 16;
940 dev
->stats
.collisions
+=
941 (status
& TDES0_COLLISION_COUNT_MASK_
) >>
942 TDES0_COLLISION_COUNT_SHFT_
;
945 if (unlikely(status
& TDES0_HEARTBEAT_FAIL_
))
946 dev
->stats
.tx_heartbeat_errors
++;
949 /* Check for completed dma transfers, update stats and free skbs */
950 static void smsc9420_complete_tx(struct net_device
*dev
)
952 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
954 while (pd
->tx_ring_tail
!= pd
->tx_ring_head
) {
955 int index
= pd
->tx_ring_tail
;
959 status
= pd
->tx_ring
[index
].status
;
960 length
= pd
->tx_ring
[index
].length
;
962 /* Check if DMA still owns this descriptor */
963 if (unlikely(TDES0_OWN_
& status
))
966 smsc9420_tx_update_stats(dev
, status
, length
);
968 BUG_ON(!pd
->tx_buffers
[index
].skb
);
969 BUG_ON(!pd
->tx_buffers
[index
].mapping
);
971 pci_unmap_single(pd
->pdev
, pd
->tx_buffers
[index
].mapping
,
972 pd
->tx_buffers
[index
].skb
->len
, PCI_DMA_TODEVICE
);
973 pd
->tx_buffers
[index
].mapping
= 0;
975 dev_kfree_skb_any(pd
->tx_buffers
[index
].skb
);
976 pd
->tx_buffers
[index
].skb
= NULL
;
978 pd
->tx_ring
[index
].buffer1
= 0;
981 pd
->tx_ring_tail
= (pd
->tx_ring_tail
+ 1) % TX_RING_SIZE
;
985 static netdev_tx_t
smsc9420_hard_start_xmit(struct sk_buff
*skb
,
986 struct net_device
*dev
)
988 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
990 int index
= pd
->tx_ring_head
;
992 bool about_to_take_last_desc
=
993 (((pd
->tx_ring_head
+ 2) % TX_RING_SIZE
) == pd
->tx_ring_tail
);
995 smsc9420_complete_tx(dev
);
998 BUG_ON(pd
->tx_ring
[index
].status
& TDES0_OWN_
);
999 BUG_ON(pd
->tx_buffers
[index
].skb
);
1000 BUG_ON(pd
->tx_buffers
[index
].mapping
);
1002 mapping
= pci_map_single(pd
->pdev
, skb
->data
,
1003 skb
->len
, PCI_DMA_TODEVICE
);
1004 if (pci_dma_mapping_error(pd
->pdev
, mapping
)) {
1005 smsc_warn(TX_ERR
, "pci_map_single failed, dropping packet");
1006 return NETDEV_TX_BUSY
;
1009 pd
->tx_buffers
[index
].skb
= skb
;
1010 pd
->tx_buffers
[index
].mapping
= mapping
;
1012 tmp_desc1
= (TDES1_LS_
| ((u32
)skb
->len
& 0x7FF));
1013 if (unlikely(about_to_take_last_desc
)) {
1014 tmp_desc1
|= TDES1_IC_
;
1015 netif_stop_queue(pd
->dev
);
1018 /* check if we are at the last descriptor and need to set EOR */
1019 if (unlikely(index
== (TX_RING_SIZE
- 1)))
1020 tmp_desc1
|= TDES1_TER_
;
1022 pd
->tx_ring
[index
].buffer1
= mapping
;
1023 pd
->tx_ring
[index
].length
= tmp_desc1
;
1026 /* increment head */
1027 pd
->tx_ring_head
= (pd
->tx_ring_head
+ 1) % TX_RING_SIZE
;
1029 /* assign ownership to DMAC */
1030 pd
->tx_ring
[index
].status
= TDES0_OWN_
;
1034 smsc9420_reg_write(pd
, TX_POLL_DEMAND
, 1);
1035 smsc9420_pci_flush_write(pd
);
1037 dev
->trans_start
= jiffies
;
1039 return NETDEV_TX_OK
;
1042 static struct net_device_stats
*smsc9420_get_stats(struct net_device
*dev
)
1044 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
1045 u32 counter
= smsc9420_reg_read(pd
, MISS_FRAME_CNTR
);
1046 dev
->stats
.rx_dropped
+=
1047 (counter
& 0x0000FFFF) + ((counter
>> 17) & 0x000003FF);
1051 static void smsc9420_set_multicast_list(struct net_device
*dev
)
1053 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
1054 u32 mac_cr
= smsc9420_reg_read(pd
, MAC_CR
);
1056 if (dev
->flags
& IFF_PROMISC
) {
1057 smsc_dbg(HW
, "Promiscuous Mode Enabled");
1058 mac_cr
|= MAC_CR_PRMS_
;
1059 mac_cr
&= (~MAC_CR_MCPAS_
);
1060 mac_cr
&= (~MAC_CR_HPFILT_
);
1061 } else if (dev
->flags
& IFF_ALLMULTI
) {
1062 smsc_dbg(HW
, "Receive all Multicast Enabled");
1063 mac_cr
&= (~MAC_CR_PRMS_
);
1064 mac_cr
|= MAC_CR_MCPAS_
;
1065 mac_cr
&= (~MAC_CR_HPFILT_
);
1066 } else if (!netdev_mc_empty(dev
)) {
1067 struct dev_mc_list
*mc_list
;
1068 u32 hash_lo
= 0, hash_hi
= 0;
1070 smsc_dbg(HW
, "Multicast filter enabled");
1071 netdev_for_each_mc_addr(mc_list
, dev
) {
1072 u32 bit_num
= smsc9420_hash(mc_list
->dmi_addr
);
1073 u32 mask
= 1 << (bit_num
& 0x1F);
1081 smsc9420_reg_write(pd
, HASHH
, hash_hi
);
1082 smsc9420_reg_write(pd
, HASHL
, hash_lo
);
1084 mac_cr
&= (~MAC_CR_PRMS_
);
1085 mac_cr
&= (~MAC_CR_MCPAS_
);
1086 mac_cr
|= MAC_CR_HPFILT_
;
1088 smsc_dbg(HW
, "Receive own packets only.");
1089 smsc9420_reg_write(pd
, HASHH
, 0);
1090 smsc9420_reg_write(pd
, HASHL
, 0);
1092 mac_cr
&= (~MAC_CR_PRMS_
);
1093 mac_cr
&= (~MAC_CR_MCPAS_
);
1094 mac_cr
&= (~MAC_CR_HPFILT_
);
1097 smsc9420_reg_write(pd
, MAC_CR
, mac_cr
);
1098 smsc9420_pci_flush_write(pd
);
1101 static void smsc9420_phy_update_flowcontrol(struct smsc9420_pdata
*pd
)
1103 struct phy_device
*phy_dev
= pd
->phy_dev
;
1106 if (phy_dev
->duplex
== DUPLEX_FULL
) {
1107 u16 lcladv
= phy_read(phy_dev
, MII_ADVERTISE
);
1108 u16 rmtadv
= phy_read(phy_dev
, MII_LPA
);
1109 u8 cap
= mii_resolve_flowctrl_fdx(lcladv
, rmtadv
);
1111 if (cap
& FLOW_CTRL_RX
)
1116 smsc_info(LINK
, "rx pause %s, tx pause %s",
1117 (cap
& FLOW_CTRL_RX
? "enabled" : "disabled"),
1118 (cap
& FLOW_CTRL_TX
? "enabled" : "disabled"));
1120 smsc_info(LINK
, "half duplex");
1124 smsc9420_reg_write(pd
, FLOW
, flow
);
1127 /* Update link mode if anything has changed. Called periodically when the
1128 * PHY is in polling mode, even if nothing has changed. */
1129 static void smsc9420_phy_adjust_link(struct net_device
*dev
)
1131 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
1132 struct phy_device
*phy_dev
= pd
->phy_dev
;
1135 if (phy_dev
->duplex
!= pd
->last_duplex
) {
1136 u32 mac_cr
= smsc9420_reg_read(pd
, MAC_CR
);
1137 if (phy_dev
->duplex
) {
1138 smsc_dbg(LINK
, "full duplex mode");
1139 mac_cr
|= MAC_CR_FDPX_
;
1141 smsc_dbg(LINK
, "half duplex mode");
1142 mac_cr
&= ~MAC_CR_FDPX_
;
1144 smsc9420_reg_write(pd
, MAC_CR
, mac_cr
);
1146 smsc9420_phy_update_flowcontrol(pd
);
1147 pd
->last_duplex
= phy_dev
->duplex
;
1150 carrier
= netif_carrier_ok(dev
);
1151 if (carrier
!= pd
->last_carrier
) {
1153 smsc_dbg(LINK
, "carrier OK");
1155 smsc_dbg(LINK
, "no carrier");
1156 pd
->last_carrier
= carrier
;
1160 static int smsc9420_mii_probe(struct net_device
*dev
)
1162 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
1163 struct phy_device
*phydev
= NULL
;
1165 BUG_ON(pd
->phy_dev
);
1167 /* Device only supports internal PHY at address 1 */
1168 if (!pd
->mii_bus
->phy_map
[1]) {
1169 pr_err("%s: no PHY found at address 1\n", dev
->name
);
1173 phydev
= pd
->mii_bus
->phy_map
[1];
1174 smsc_info(PROBE
, "PHY addr %d, phy_id 0x%08X", phydev
->addr
,
1177 phydev
= phy_connect(dev
, dev_name(&phydev
->dev
),
1178 smsc9420_phy_adjust_link
, 0, PHY_INTERFACE_MODE_MII
);
1180 if (IS_ERR(phydev
)) {
1181 pr_err("%s: Could not attach to PHY\n", dev
->name
);
1182 return PTR_ERR(phydev
);
1185 pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
1186 dev
->name
, phydev
->drv
->name
, dev_name(&phydev
->dev
), phydev
->irq
);
1188 /* mask with MAC supported features */
1189 phydev
->supported
&= (PHY_BASIC_FEATURES
| SUPPORTED_Pause
|
1190 SUPPORTED_Asym_Pause
);
1191 phydev
->advertising
= phydev
->supported
;
1193 pd
->phy_dev
= phydev
;
1194 pd
->last_duplex
= -1;
1195 pd
->last_carrier
= -1;
1200 static int smsc9420_mii_init(struct net_device
*dev
)
1202 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
1203 int err
= -ENXIO
, i
;
1205 pd
->mii_bus
= mdiobus_alloc();
1210 pd
->mii_bus
->name
= DRV_MDIONAME
;
1211 snprintf(pd
->mii_bus
->id
, MII_BUS_ID_SIZE
, "%x",
1212 (pd
->pdev
->bus
->number
<< 8) | pd
->pdev
->devfn
);
1213 pd
->mii_bus
->priv
= pd
;
1214 pd
->mii_bus
->read
= smsc9420_mii_read
;
1215 pd
->mii_bus
->write
= smsc9420_mii_write
;
1216 pd
->mii_bus
->irq
= pd
->phy_irq
;
1217 for (i
= 0; i
< PHY_MAX_ADDR
; ++i
)
1218 pd
->mii_bus
->irq
[i
] = PHY_POLL
;
1220 /* Mask all PHYs except ID 1 (internal) */
1221 pd
->mii_bus
->phy_mask
= ~(1 << 1);
1223 if (mdiobus_register(pd
->mii_bus
)) {
1224 smsc_warn(PROBE
, "Error registering mii bus");
1225 goto err_out_free_bus_2
;
1228 if (smsc9420_mii_probe(dev
) < 0) {
1229 smsc_warn(PROBE
, "Error probing mii bus");
1230 goto err_out_unregister_bus_3
;
1235 err_out_unregister_bus_3
:
1236 mdiobus_unregister(pd
->mii_bus
);
1238 mdiobus_free(pd
->mii_bus
);
1243 static int smsc9420_alloc_tx_ring(struct smsc9420_pdata
*pd
)
1247 BUG_ON(!pd
->tx_ring
);
1249 pd
->tx_buffers
= kmalloc((sizeof(struct smsc9420_ring_info
) *
1250 TX_RING_SIZE
), GFP_KERNEL
);
1251 if (!pd
->tx_buffers
) {
1252 smsc_warn(IFUP
, "Failed to allocated tx_buffers");
1256 /* Initialize the TX Ring */
1257 for (i
= 0; i
< TX_RING_SIZE
; i
++) {
1258 pd
->tx_buffers
[i
].skb
= NULL
;
1259 pd
->tx_buffers
[i
].mapping
= 0;
1260 pd
->tx_ring
[i
].status
= 0;
1261 pd
->tx_ring
[i
].length
= 0;
1262 pd
->tx_ring
[i
].buffer1
= 0;
1263 pd
->tx_ring
[i
].buffer2
= 0;
1265 pd
->tx_ring
[TX_RING_SIZE
- 1].length
= TDES1_TER_
;
1268 pd
->tx_ring_head
= 0;
1269 pd
->tx_ring_tail
= 0;
1271 smsc9420_reg_write(pd
, TX_BASE_ADDR
, pd
->tx_dma_addr
);
1272 smsc9420_pci_flush_write(pd
);
1277 static int smsc9420_alloc_rx_ring(struct smsc9420_pdata
*pd
)
1281 BUG_ON(!pd
->rx_ring
);
1283 pd
->rx_buffers
= kmalloc((sizeof(struct smsc9420_ring_info
) *
1284 RX_RING_SIZE
), GFP_KERNEL
);
1285 if (pd
->rx_buffers
== NULL
) {
1286 smsc_warn(IFUP
, "Failed to allocated rx_buffers");
1290 /* initialize the rx ring */
1291 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
1292 pd
->rx_ring
[i
].status
= 0;
1293 pd
->rx_ring
[i
].length
= PKT_BUF_SZ
;
1294 pd
->rx_ring
[i
].buffer2
= 0;
1295 pd
->rx_buffers
[i
].skb
= NULL
;
1296 pd
->rx_buffers
[i
].mapping
= 0;
1298 pd
->rx_ring
[RX_RING_SIZE
- 1].length
= (PKT_BUF_SZ
| RDES1_RER_
);
1300 /* now allocate the entire ring of skbs */
1301 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
1302 if (smsc9420_alloc_rx_buffer(pd
, i
)) {
1303 smsc_warn(IFUP
, "failed to allocate rx skb %d", i
);
1304 goto out_free_rx_skbs
;
1308 pd
->rx_ring_head
= 0;
1309 pd
->rx_ring_tail
= 0;
1311 smsc9420_reg_write(pd
, VLAN1
, ETH_P_8021Q
);
1312 smsc_dbg(IFUP
, "VLAN1 = 0x%08x", smsc9420_reg_read(pd
, VLAN1
));
1316 u32 coe
= smsc9420_reg_read(pd
, COE_CR
) | RX_COE_EN
;
1317 smsc9420_reg_write(pd
, COE_CR
, coe
);
1318 smsc_dbg(IFUP
, "COE_CR = 0x%08x", coe
);
1321 smsc9420_reg_write(pd
, RX_BASE_ADDR
, pd
->rx_dma_addr
);
1322 smsc9420_pci_flush_write(pd
);
1327 smsc9420_free_rx_ring(pd
);
1332 static int smsc9420_open(struct net_device
*dev
)
1334 struct smsc9420_pdata
*pd
;
1335 u32 bus_mode
, mac_cr
, dmac_control
, int_cfg
, dma_intr_ena
, int_ctl
;
1336 unsigned long flags
;
1337 int result
= 0, timeout
;
1340 pd
= netdev_priv(dev
);
1343 if (!is_valid_ether_addr(dev
->dev_addr
)) {
1344 smsc_warn(IFUP
, "dev_addr is not a valid MAC address");
1345 result
= -EADDRNOTAVAIL
;
1349 netif_carrier_off(dev
);
1351 /* disable, mask and acknowledge all interrupts */
1352 spin_lock_irqsave(&pd
->int_lock
, flags
);
1353 int_cfg
= smsc9420_reg_read(pd
, INT_CFG
) & (~INT_CFG_IRQ_EN_
);
1354 smsc9420_reg_write(pd
, INT_CFG
, int_cfg
);
1355 smsc9420_reg_write(pd
, INT_CTL
, 0);
1356 spin_unlock_irqrestore(&pd
->int_lock
, flags
);
1357 smsc9420_reg_write(pd
, DMAC_INTR_ENA
, 0);
1358 smsc9420_reg_write(pd
, INT_STAT
, 0xFFFFFFFF);
1359 smsc9420_pci_flush_write(pd
);
1361 if (request_irq(dev
->irq
, smsc9420_isr
, IRQF_SHARED
| IRQF_DISABLED
,
1363 smsc_warn(IFUP
, "Unable to use IRQ = %d", dev
->irq
);
1368 smsc9420_dmac_soft_reset(pd
);
1370 /* make sure MAC_CR is sane */
1371 smsc9420_reg_write(pd
, MAC_CR
, 0);
1373 smsc9420_set_mac_address(dev
);
1375 /* Configure GPIO pins to drive LEDs */
1376 smsc9420_reg_write(pd
, GPIO_CFG
,
1377 (GPIO_CFG_LED_3_
| GPIO_CFG_LED_2_
| GPIO_CFG_LED_1_
));
1379 bus_mode
= BUS_MODE_DMA_BURST_LENGTH_16
;
1382 bus_mode
|= BUS_MODE_DBO_
;
1385 smsc9420_reg_write(pd
, BUS_MODE
, bus_mode
);
1387 smsc9420_pci_flush_write(pd
);
1389 /* set bus master bridge arbitration priority for Rx and TX DMA */
1390 smsc9420_reg_write(pd
, BUS_CFG
, BUS_CFG_RXTXWEIGHT_4_1
);
1392 smsc9420_reg_write(pd
, DMAC_CONTROL
,
1393 (DMAC_CONTROL_SF_
| DMAC_CONTROL_OSF_
));
1395 smsc9420_pci_flush_write(pd
);
1397 /* test the IRQ connection to the ISR */
1398 smsc_dbg(IFUP
, "Testing ISR using IRQ %d", dev
->irq
);
1399 pd
->software_irq_signal
= false;
1401 spin_lock_irqsave(&pd
->int_lock
, flags
);
1402 /* configure interrupt deassertion timer and enable interrupts */
1403 int_cfg
= smsc9420_reg_read(pd
, INT_CFG
) | INT_CFG_IRQ_EN_
;
1404 int_cfg
&= ~(INT_CFG_INT_DEAS_MASK
);
1405 int_cfg
|= (INT_DEAS_TIME
& INT_CFG_INT_DEAS_MASK
);
1406 smsc9420_reg_write(pd
, INT_CFG
, int_cfg
);
1408 /* unmask software interrupt */
1409 int_ctl
= smsc9420_reg_read(pd
, INT_CTL
) | INT_CTL_SW_INT_EN_
;
1410 smsc9420_reg_write(pd
, INT_CTL
, int_ctl
);
1411 spin_unlock_irqrestore(&pd
->int_lock
, flags
);
1412 smsc9420_pci_flush_write(pd
);
1416 if (pd
->software_irq_signal
)
1421 /* disable interrupts */
1422 spin_lock_irqsave(&pd
->int_lock
, flags
);
1423 int_cfg
= smsc9420_reg_read(pd
, INT_CFG
) & (~INT_CFG_IRQ_EN_
);
1424 smsc9420_reg_write(pd
, INT_CFG
, int_cfg
);
1425 spin_unlock_irqrestore(&pd
->int_lock
, flags
);
1427 if (!pd
->software_irq_signal
) {
1428 smsc_warn(IFUP
, "ISR failed signaling test");
1430 goto out_free_irq_1
;
1433 smsc_dbg(IFUP
, "ISR passed test using IRQ %d", dev
->irq
);
1435 result
= smsc9420_alloc_tx_ring(pd
);
1437 smsc_warn(IFUP
, "Failed to Initialize tx dma ring");
1439 goto out_free_irq_1
;
1442 result
= smsc9420_alloc_rx_ring(pd
);
1444 smsc_warn(IFUP
, "Failed to Initialize rx dma ring");
1446 goto out_free_tx_ring_2
;
1449 result
= smsc9420_mii_init(dev
);
1451 smsc_warn(IFUP
, "Failed to initialize Phy");
1453 goto out_free_rx_ring_3
;
1456 /* Bring the PHY up */
1457 phy_start(pd
->phy_dev
);
1459 napi_enable(&pd
->napi
);
1461 /* start tx and rx */
1462 mac_cr
= smsc9420_reg_read(pd
, MAC_CR
) | MAC_CR_TXEN_
| MAC_CR_RXEN_
;
1463 smsc9420_reg_write(pd
, MAC_CR
, mac_cr
);
1465 dmac_control
= smsc9420_reg_read(pd
, DMAC_CONTROL
);
1466 dmac_control
|= DMAC_CONTROL_ST_
| DMAC_CONTROL_SR_
;
1467 smsc9420_reg_write(pd
, DMAC_CONTROL
, dmac_control
);
1468 smsc9420_pci_flush_write(pd
);
1470 dma_intr_ena
= smsc9420_reg_read(pd
, DMAC_INTR_ENA
);
1472 (DMAC_INTR_ENA_TX_
| DMAC_INTR_ENA_RX_
| DMAC_INTR_ENA_NIS_
);
1473 smsc9420_reg_write(pd
, DMAC_INTR_ENA
, dma_intr_ena
);
1474 smsc9420_pci_flush_write(pd
);
1476 netif_wake_queue(dev
);
1478 smsc9420_reg_write(pd
, RX_POLL_DEMAND
, 1);
1480 /* enable interrupts */
1481 spin_lock_irqsave(&pd
->int_lock
, flags
);
1482 int_cfg
= smsc9420_reg_read(pd
, INT_CFG
) | INT_CFG_IRQ_EN_
;
1483 smsc9420_reg_write(pd
, INT_CFG
, int_cfg
);
1484 spin_unlock_irqrestore(&pd
->int_lock
, flags
);
1489 smsc9420_free_rx_ring(pd
);
1491 smsc9420_free_tx_ring(pd
);
1493 free_irq(dev
->irq
, pd
);
1500 static int smsc9420_suspend(struct pci_dev
*pdev
, pm_message_t state
)
1502 struct net_device
*dev
= pci_get_drvdata(pdev
);
1503 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
1507 /* disable interrupts */
1508 spin_lock_irqsave(&pd
->int_lock
, flags
);
1509 int_cfg
= smsc9420_reg_read(pd
, INT_CFG
) & (~INT_CFG_IRQ_EN_
);
1510 smsc9420_reg_write(pd
, INT_CFG
, int_cfg
);
1511 spin_unlock_irqrestore(&pd
->int_lock
, flags
);
1513 if (netif_running(dev
)) {
1514 netif_tx_disable(dev
);
1515 smsc9420_stop_tx(pd
);
1516 smsc9420_free_tx_ring(pd
);
1518 napi_disable(&pd
->napi
);
1519 smsc9420_stop_rx(pd
);
1520 smsc9420_free_rx_ring(pd
);
1522 free_irq(dev
->irq
, pd
);
1524 netif_device_detach(dev
);
1527 pci_save_state(pdev
);
1528 pci_enable_wake(pdev
, pci_choose_state(pdev
, state
), 0);
1529 pci_disable_device(pdev
);
1530 pci_set_power_state(pdev
, pci_choose_state(pdev
, state
));
1535 static int smsc9420_resume(struct pci_dev
*pdev
)
1537 struct net_device
*dev
= pci_get_drvdata(pdev
);
1538 struct smsc9420_pdata
*pd
= netdev_priv(dev
);
1541 pci_set_power_state(pdev
, PCI_D0
);
1542 pci_restore_state(pdev
);
1544 err
= pci_enable_device(pdev
);
1548 pci_set_master(pdev
);
1550 err
= pci_enable_wake(pdev
, 0, 0);
1552 smsc_warn(IFUP
, "pci_enable_wake failed: %d", err
);
1554 if (netif_running(dev
)) {
1555 err
= smsc9420_open(dev
);
1556 netif_device_attach(dev
);
1561 #endif /* CONFIG_PM */
1563 static const struct net_device_ops smsc9420_netdev_ops
= {
1564 .ndo_open
= smsc9420_open
,
1565 .ndo_stop
= smsc9420_stop
,
1566 .ndo_start_xmit
= smsc9420_hard_start_xmit
,
1567 .ndo_get_stats
= smsc9420_get_stats
,
1568 .ndo_set_multicast_list
= smsc9420_set_multicast_list
,
1569 .ndo_do_ioctl
= smsc9420_do_ioctl
,
1570 .ndo_validate_addr
= eth_validate_addr
,
1571 .ndo_set_mac_address
= eth_mac_addr
,
1572 #ifdef CONFIG_NET_POLL_CONTROLLER
1573 .ndo_poll_controller
= smsc9420_poll_controller
,
1574 #endif /* CONFIG_NET_POLL_CONTROLLER */
1577 static int __devinit
1578 smsc9420_probe(struct pci_dev
*pdev
, const struct pci_device_id
*id
)
1580 struct net_device
*dev
;
1581 struct smsc9420_pdata
*pd
;
1582 void __iomem
*virt_addr
;
1586 printk(KERN_INFO DRV_DESCRIPTION
" version " DRV_VERSION
"\n");
1588 /* First do the PCI initialisation */
1589 result
= pci_enable_device(pdev
);
1590 if (unlikely(result
)) {
1591 printk(KERN_ERR
"Cannot enable smsc9420\n");
1595 pci_set_master(pdev
);
1597 dev
= alloc_etherdev(sizeof(*pd
));
1599 printk(KERN_ERR
"ether device alloc failed\n");
1600 goto out_disable_pci_device_1
;
1603 SET_NETDEV_DEV(dev
, &pdev
->dev
);
1605 if (!(pci_resource_flags(pdev
, SMSC_BAR
) & IORESOURCE_MEM
)) {
1606 printk(KERN_ERR
"Cannot find PCI device base address\n");
1607 goto out_free_netdev_2
;
1610 if ((pci_request_regions(pdev
, DRV_NAME
))) {
1611 printk(KERN_ERR
"Cannot obtain PCI resources, aborting.\n");
1612 goto out_free_netdev_2
;
1615 if (pci_set_dma_mask(pdev
, DMA_BIT_MASK(32))) {
1616 printk(KERN_ERR
"No usable DMA configuration, aborting.\n");
1617 goto out_free_regions_3
;
1620 virt_addr
= ioremap(pci_resource_start(pdev
, SMSC_BAR
),
1621 pci_resource_len(pdev
, SMSC_BAR
));
1623 printk(KERN_ERR
"Cannot map device registers, aborting.\n");
1624 goto out_free_regions_3
;
1627 /* registers are double mapped with 0 offset for LE and 0x200 for BE */
1628 virt_addr
+= LAN9420_CPSR_ENDIAN_OFFSET
;
1630 dev
->base_addr
= (ulong
)virt_addr
;
1632 pd
= netdev_priv(dev
);
1634 /* pci descriptors are created in the PCI consistent area */
1635 pd
->rx_ring
= pci_alloc_consistent(pdev
,
1636 sizeof(struct smsc9420_dma_desc
) * RX_RING_SIZE
+
1637 sizeof(struct smsc9420_dma_desc
) * TX_RING_SIZE
,
1643 /* descriptors are aligned due to the nature of pci_alloc_consistent */
1644 pd
->tx_ring
= (struct smsc9420_dma_desc
*)
1645 (pd
->rx_ring
+ RX_RING_SIZE
);
1646 pd
->tx_dma_addr
= pd
->rx_dma_addr
+
1647 sizeof(struct smsc9420_dma_desc
) * RX_RING_SIZE
;
1651 pd
->base_addr
= virt_addr
;
1652 pd
->msg_enable
= smsc_debug
;
1655 smsc_dbg(PROBE
, "lan_base=0x%08lx", (ulong
)virt_addr
);
1657 id_rev
= smsc9420_reg_read(pd
, ID_REV
);
1658 switch (id_rev
& 0xFFFF0000) {
1660 smsc_info(PROBE
, "LAN9420 identified, ID_REV=0x%08X", id_rev
);
1663 smsc_warn(PROBE
, "LAN9420 NOT identified");
1664 smsc_warn(PROBE
, "ID_REV=0x%08X", id_rev
);
1665 goto out_free_dmadesc_5
;
1668 smsc9420_dmac_soft_reset(pd
);
1669 smsc9420_eeprom_reload(pd
);
1670 smsc9420_check_mac_address(dev
);
1672 dev
->netdev_ops
= &smsc9420_netdev_ops
;
1673 dev
->ethtool_ops
= &smsc9420_ethtool_ops
;
1674 dev
->irq
= pdev
->irq
;
1676 netif_napi_add(dev
, &pd
->napi
, smsc9420_rx_poll
, NAPI_WEIGHT
);
1678 result
= register_netdev(dev
);
1680 smsc_warn(PROBE
, "error %i registering device", result
);
1681 goto out_free_dmadesc_5
;
1684 pci_set_drvdata(pdev
, dev
);
1686 spin_lock_init(&pd
->int_lock
);
1687 spin_lock_init(&pd
->phy_lock
);
1689 dev_info(&dev
->dev
, "MAC Address: %pM\n", dev
->dev_addr
);
1694 pci_free_consistent(pdev
, sizeof(struct smsc9420_dma_desc
) *
1695 (RX_RING_SIZE
+ TX_RING_SIZE
), pd
->rx_ring
, pd
->rx_dma_addr
);
1697 iounmap(virt_addr
- LAN9420_CPSR_ENDIAN_OFFSET
);
1699 pci_release_regions(pdev
);
1702 out_disable_pci_device_1
:
1703 pci_disable_device(pdev
);
1708 static void __devexit
smsc9420_remove(struct pci_dev
*pdev
)
1710 struct net_device
*dev
;
1711 struct smsc9420_pdata
*pd
;
1713 dev
= pci_get_drvdata(pdev
);
1717 pci_set_drvdata(pdev
, NULL
);
1719 pd
= netdev_priv(dev
);
1720 unregister_netdev(dev
);
1722 /* tx_buffers and rx_buffers are freed in stop */
1723 BUG_ON(pd
->tx_buffers
);
1724 BUG_ON(pd
->rx_buffers
);
1726 BUG_ON(!pd
->tx_ring
);
1727 BUG_ON(!pd
->rx_ring
);
1729 pci_free_consistent(pdev
, sizeof(struct smsc9420_dma_desc
) *
1730 (RX_RING_SIZE
+ TX_RING_SIZE
), pd
->rx_ring
, pd
->rx_dma_addr
);
1732 iounmap(pd
->base_addr
- LAN9420_CPSR_ENDIAN_OFFSET
);
1733 pci_release_regions(pdev
);
1735 pci_disable_device(pdev
);
1738 static struct pci_driver smsc9420_driver
= {
1740 .id_table
= smsc9420_id_table
,
1741 .probe
= smsc9420_probe
,
1742 .remove
= __devexit_p(smsc9420_remove
),
1744 .suspend
= smsc9420_suspend
,
1745 .resume
= smsc9420_resume
,
1746 #endif /* CONFIG_PM */
1749 static int __init
smsc9420_init_module(void)
1751 smsc_debug
= netif_msg_init(debug
, SMSC_MSG_DEFAULT
);
1753 return pci_register_driver(&smsc9420_driver
);
1756 static void __exit
smsc9420_exit_module(void)
1758 pci_unregister_driver(&smsc9420_driver
);
1761 module_init(smsc9420_init_module
);
1762 module_exit(smsc9420_exit_module
);