Staging: strip: delete the driver
[linux/fpc-iii.git] / drivers / pci / pcie / aspm.c
blobbe53d98fa38466992e762ca029d7c32007998d88
1 /*
2 * File: drivers/pci/pcie/aspm.c
3 * Enabling PCIe link L0s/L1 state and Clock Power Management
5 * Copyright (C) 2007 Intel
6 * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
7 * Copyright (C) Shaohua Li (shaohua.li@intel.com)
8 */
10 #include <linux/kernel.h>
11 #include <linux/module.h>
12 #include <linux/moduleparam.h>
13 #include <linux/pci.h>
14 #include <linux/pci_regs.h>
15 #include <linux/errno.h>
16 #include <linux/pm.h>
17 #include <linux/init.h>
18 #include <linux/slab.h>
19 #include <linux/jiffies.h>
20 #include <linux/delay.h>
21 #include <linux/pci-aspm.h>
22 #include "../pci.h"
24 #ifdef MODULE_PARAM_PREFIX
25 #undef MODULE_PARAM_PREFIX
26 #endif
27 #define MODULE_PARAM_PREFIX "pcie_aspm."
29 /* Note: those are not register definitions */
30 #define ASPM_STATE_L0S_UP (1) /* Upstream direction L0s state */
31 #define ASPM_STATE_L0S_DW (2) /* Downstream direction L0s state */
32 #define ASPM_STATE_L1 (4) /* L1 state */
33 #define ASPM_STATE_L0S (ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
34 #define ASPM_STATE_ALL (ASPM_STATE_L0S | ASPM_STATE_L1)
36 struct aspm_latency {
37 u32 l0s; /* L0s latency (nsec) */
38 u32 l1; /* L1 latency (nsec) */
41 struct pcie_link_state {
42 struct pci_dev *pdev; /* Upstream component of the Link */
43 struct pcie_link_state *root; /* pointer to the root port link */
44 struct pcie_link_state *parent; /* pointer to the parent Link state */
45 struct list_head sibling; /* node in link_list */
46 struct list_head children; /* list of child link states */
47 struct list_head link; /* node in parent's children list */
49 /* ASPM state */
50 u32 aspm_support:3; /* Supported ASPM state */
51 u32 aspm_enabled:3; /* Enabled ASPM state */
52 u32 aspm_capable:3; /* Capable ASPM state with latency */
53 u32 aspm_default:3; /* Default ASPM state by BIOS */
54 u32 aspm_disable:3; /* Disabled ASPM state */
56 /* Clock PM state */
57 u32 clkpm_capable:1; /* Clock PM capable? */
58 u32 clkpm_enabled:1; /* Current Clock PM state */
59 u32 clkpm_default:1; /* Default Clock PM state by BIOS */
61 /* Exit latencies */
62 struct aspm_latency latency_up; /* Upstream direction exit latency */
63 struct aspm_latency latency_dw; /* Downstream direction exit latency */
65 * Endpoint acceptable latencies. A pcie downstream port only
66 * has one slot under it, so at most there are 8 functions.
68 struct aspm_latency acceptable[8];
71 static int aspm_disabled, aspm_force;
72 static DEFINE_MUTEX(aspm_lock);
73 static LIST_HEAD(link_list);
75 #define POLICY_DEFAULT 0 /* BIOS default setting */
76 #define POLICY_PERFORMANCE 1 /* high performance */
77 #define POLICY_POWERSAVE 2 /* high power saving */
78 static int aspm_policy;
79 static const char *policy_str[] = {
80 [POLICY_DEFAULT] = "default",
81 [POLICY_PERFORMANCE] = "performance",
82 [POLICY_POWERSAVE] = "powersave"
85 #define LINK_RETRAIN_TIMEOUT HZ
87 static int policy_to_aspm_state(struct pcie_link_state *link)
89 switch (aspm_policy) {
90 case POLICY_PERFORMANCE:
91 /* Disable ASPM and Clock PM */
92 return 0;
93 case POLICY_POWERSAVE:
94 /* Enable ASPM L0s/L1 */
95 return ASPM_STATE_ALL;
96 case POLICY_DEFAULT:
97 return link->aspm_default;
99 return 0;
102 static int policy_to_clkpm_state(struct pcie_link_state *link)
104 switch (aspm_policy) {
105 case POLICY_PERFORMANCE:
106 /* Disable ASPM and Clock PM */
107 return 0;
108 case POLICY_POWERSAVE:
109 /* Disable Clock PM */
110 return 1;
111 case POLICY_DEFAULT:
112 return link->clkpm_default;
114 return 0;
117 static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable)
119 int pos;
120 u16 reg16;
121 struct pci_dev *child;
122 struct pci_bus *linkbus = link->pdev->subordinate;
124 list_for_each_entry(child, &linkbus->devices, bus_list) {
125 pos = pci_pcie_cap(child);
126 if (!pos)
127 return;
128 pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
129 if (enable)
130 reg16 |= PCI_EXP_LNKCTL_CLKREQ_EN;
131 else
132 reg16 &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
133 pci_write_config_word(child, pos + PCI_EXP_LNKCTL, reg16);
135 link->clkpm_enabled = !!enable;
138 static void pcie_set_clkpm(struct pcie_link_state *link, int enable)
140 /* Don't enable Clock PM if the link is not Clock PM capable */
141 if (!link->clkpm_capable && enable)
142 return;
143 /* Need nothing if the specified equals to current state */
144 if (link->clkpm_enabled == enable)
145 return;
146 pcie_set_clkpm_nocheck(link, enable);
149 static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
151 int pos, capable = 1, enabled = 1;
152 u32 reg32;
153 u16 reg16;
154 struct pci_dev *child;
155 struct pci_bus *linkbus = link->pdev->subordinate;
157 /* All functions should have the same cap and state, take the worst */
158 list_for_each_entry(child, &linkbus->devices, bus_list) {
159 pos = pci_pcie_cap(child);
160 if (!pos)
161 return;
162 pci_read_config_dword(child, pos + PCI_EXP_LNKCAP, &reg32);
163 if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) {
164 capable = 0;
165 enabled = 0;
166 break;
168 pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
169 if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN))
170 enabled = 0;
172 link->clkpm_enabled = enabled;
173 link->clkpm_default = enabled;
174 link->clkpm_capable = (blacklist) ? 0 : capable;
178 * pcie_aspm_configure_common_clock: check if the 2 ends of a link
179 * could use common clock. If they are, configure them to use the
180 * common clock. That will reduce the ASPM state exit latency.
182 static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
184 int ppos, cpos, same_clock = 1;
185 u16 reg16, parent_reg, child_reg[8];
186 unsigned long start_jiffies;
187 struct pci_dev *child, *parent = link->pdev;
188 struct pci_bus *linkbus = parent->subordinate;
190 * All functions of a slot should have the same Slot Clock
191 * Configuration, so just check one function
193 child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
194 BUG_ON(!pci_is_pcie(child));
196 /* Check downstream component if bit Slot Clock Configuration is 1 */
197 cpos = pci_pcie_cap(child);
198 pci_read_config_word(child, cpos + PCI_EXP_LNKSTA, &reg16);
199 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
200 same_clock = 0;
202 /* Check upstream component if bit Slot Clock Configuration is 1 */
203 ppos = pci_pcie_cap(parent);
204 pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
205 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
206 same_clock = 0;
208 /* Configure downstream component, all functions */
209 list_for_each_entry(child, &linkbus->devices, bus_list) {
210 cpos = pci_pcie_cap(child);
211 pci_read_config_word(child, cpos + PCI_EXP_LNKCTL, &reg16);
212 child_reg[PCI_FUNC(child->devfn)] = reg16;
213 if (same_clock)
214 reg16 |= PCI_EXP_LNKCTL_CCC;
215 else
216 reg16 &= ~PCI_EXP_LNKCTL_CCC;
217 pci_write_config_word(child, cpos + PCI_EXP_LNKCTL, reg16);
220 /* Configure upstream component */
221 pci_read_config_word(parent, ppos + PCI_EXP_LNKCTL, &reg16);
222 parent_reg = reg16;
223 if (same_clock)
224 reg16 |= PCI_EXP_LNKCTL_CCC;
225 else
226 reg16 &= ~PCI_EXP_LNKCTL_CCC;
227 pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
229 /* Retrain link */
230 reg16 |= PCI_EXP_LNKCTL_RL;
231 pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
233 /* Wait for link training end. Break out after waiting for timeout */
234 start_jiffies = jiffies;
235 for (;;) {
236 pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
237 if (!(reg16 & PCI_EXP_LNKSTA_LT))
238 break;
239 if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
240 break;
241 msleep(1);
243 if (!(reg16 & PCI_EXP_LNKSTA_LT))
244 return;
246 /* Training failed. Restore common clock configurations */
247 dev_printk(KERN_ERR, &parent->dev,
248 "ASPM: Could not configure common clock\n");
249 list_for_each_entry(child, &linkbus->devices, bus_list) {
250 cpos = pci_pcie_cap(child);
251 pci_write_config_word(child, cpos + PCI_EXP_LNKCTL,
252 child_reg[PCI_FUNC(child->devfn)]);
254 pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, parent_reg);
257 /* Convert L0s latency encoding to ns */
258 static u32 calc_l0s_latency(u32 encoding)
260 if (encoding == 0x7)
261 return (5 * 1000); /* > 4us */
262 return (64 << encoding);
265 /* Convert L0s acceptable latency encoding to ns */
266 static u32 calc_l0s_acceptable(u32 encoding)
268 if (encoding == 0x7)
269 return -1U;
270 return (64 << encoding);
273 /* Convert L1 latency encoding to ns */
274 static u32 calc_l1_latency(u32 encoding)
276 if (encoding == 0x7)
277 return (65 * 1000); /* > 64us */
278 return (1000 << encoding);
281 /* Convert L1 acceptable latency encoding to ns */
282 static u32 calc_l1_acceptable(u32 encoding)
284 if (encoding == 0x7)
285 return -1U;
286 return (1000 << encoding);
289 struct aspm_register_info {
290 u32 support:2;
291 u32 enabled:2;
292 u32 latency_encoding_l0s;
293 u32 latency_encoding_l1;
296 static void pcie_get_aspm_reg(struct pci_dev *pdev,
297 struct aspm_register_info *info)
299 int pos;
300 u16 reg16;
301 u32 reg32;
303 pos = pci_pcie_cap(pdev);
304 pci_read_config_dword(pdev, pos + PCI_EXP_LNKCAP, &reg32);
305 info->support = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10;
306 info->latency_encoding_l0s = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12;
307 info->latency_encoding_l1 = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15;
308 pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
309 info->enabled = reg16 & PCI_EXP_LNKCTL_ASPMC;
312 static void pcie_aspm_check_latency(struct pci_dev *endpoint)
314 u32 latency, l1_switch_latency = 0;
315 struct aspm_latency *acceptable;
316 struct pcie_link_state *link;
318 /* Device not in D0 doesn't need latency check */
319 if ((endpoint->current_state != PCI_D0) &&
320 (endpoint->current_state != PCI_UNKNOWN))
321 return;
323 link = endpoint->bus->self->link_state;
324 acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)];
326 while (link) {
327 /* Check upstream direction L0s latency */
328 if ((link->aspm_capable & ASPM_STATE_L0S_UP) &&
329 (link->latency_up.l0s > acceptable->l0s))
330 link->aspm_capable &= ~ASPM_STATE_L0S_UP;
332 /* Check downstream direction L0s latency */
333 if ((link->aspm_capable & ASPM_STATE_L0S_DW) &&
334 (link->latency_dw.l0s > acceptable->l0s))
335 link->aspm_capable &= ~ASPM_STATE_L0S_DW;
337 * Check L1 latency.
338 * Every switch on the path to root complex need 1
339 * more microsecond for L1. Spec doesn't mention L0s.
341 latency = max_t(u32, link->latency_up.l1, link->latency_dw.l1);
342 if ((link->aspm_capable & ASPM_STATE_L1) &&
343 (latency + l1_switch_latency > acceptable->l1))
344 link->aspm_capable &= ~ASPM_STATE_L1;
345 l1_switch_latency += 1000;
347 link = link->parent;
351 static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist)
353 struct pci_dev *child, *parent = link->pdev;
354 struct pci_bus *linkbus = parent->subordinate;
355 struct aspm_register_info upreg, dwreg;
357 if (blacklist) {
358 /* Set enabled/disable so that we will disable ASPM later */
359 link->aspm_enabled = ASPM_STATE_ALL;
360 link->aspm_disable = ASPM_STATE_ALL;
361 return;
364 /* Configure common clock before checking latencies */
365 pcie_aspm_configure_common_clock(link);
367 /* Get upstream/downstream components' register state */
368 pcie_get_aspm_reg(parent, &upreg);
369 child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
370 pcie_get_aspm_reg(child, &dwreg);
373 * Setup L0s state
375 * Note that we must not enable L0s in either direction on a
376 * given link unless components on both sides of the link each
377 * support L0s.
379 if (dwreg.support & upreg.support & PCIE_LINK_STATE_L0S)
380 link->aspm_support |= ASPM_STATE_L0S;
381 if (dwreg.enabled & PCIE_LINK_STATE_L0S)
382 link->aspm_enabled |= ASPM_STATE_L0S_UP;
383 if (upreg.enabled & PCIE_LINK_STATE_L0S)
384 link->aspm_enabled |= ASPM_STATE_L0S_DW;
385 link->latency_up.l0s = calc_l0s_latency(upreg.latency_encoding_l0s);
386 link->latency_dw.l0s = calc_l0s_latency(dwreg.latency_encoding_l0s);
388 /* Setup L1 state */
389 if (upreg.support & dwreg.support & PCIE_LINK_STATE_L1)
390 link->aspm_support |= ASPM_STATE_L1;
391 if (upreg.enabled & dwreg.enabled & PCIE_LINK_STATE_L1)
392 link->aspm_enabled |= ASPM_STATE_L1;
393 link->latency_up.l1 = calc_l1_latency(upreg.latency_encoding_l1);
394 link->latency_dw.l1 = calc_l1_latency(dwreg.latency_encoding_l1);
396 /* Save default state */
397 link->aspm_default = link->aspm_enabled;
399 /* Setup initial capable state. Will be updated later */
400 link->aspm_capable = link->aspm_support;
402 * If the downstream component has pci bridge function, don't
403 * do ASPM for now.
405 list_for_each_entry(child, &linkbus->devices, bus_list) {
406 if (child->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE) {
407 link->aspm_disable = ASPM_STATE_ALL;
408 break;
412 /* Get and check endpoint acceptable latencies */
413 list_for_each_entry(child, &linkbus->devices, bus_list) {
414 int pos;
415 u32 reg32, encoding;
416 struct aspm_latency *acceptable =
417 &link->acceptable[PCI_FUNC(child->devfn)];
419 if (child->pcie_type != PCI_EXP_TYPE_ENDPOINT &&
420 child->pcie_type != PCI_EXP_TYPE_LEG_END)
421 continue;
423 pos = pci_pcie_cap(child);
424 pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
425 /* Calculate endpoint L0s acceptable latency */
426 encoding = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6;
427 acceptable->l0s = calc_l0s_acceptable(encoding);
428 /* Calculate endpoint L1 acceptable latency */
429 encoding = (reg32 & PCI_EXP_DEVCAP_L1) >> 9;
430 acceptable->l1 = calc_l1_acceptable(encoding);
432 pcie_aspm_check_latency(child);
436 static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)
438 u16 reg16;
439 int pos = pci_pcie_cap(pdev);
441 pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
442 reg16 &= ~0x3;
443 reg16 |= val;
444 pci_write_config_word(pdev, pos + PCI_EXP_LNKCTL, reg16);
447 static void pcie_config_aspm_link(struct pcie_link_state *link, u32 state)
449 u32 upstream = 0, dwstream = 0;
450 struct pci_dev *child, *parent = link->pdev;
451 struct pci_bus *linkbus = parent->subordinate;
453 /* Nothing to do if the link is already in the requested state */
454 state &= (link->aspm_capable & ~link->aspm_disable);
455 if (link->aspm_enabled == state)
456 return;
457 /* Convert ASPM state to upstream/downstream ASPM register state */
458 if (state & ASPM_STATE_L0S_UP)
459 dwstream |= PCIE_LINK_STATE_L0S;
460 if (state & ASPM_STATE_L0S_DW)
461 upstream |= PCIE_LINK_STATE_L0S;
462 if (state & ASPM_STATE_L1) {
463 upstream |= PCIE_LINK_STATE_L1;
464 dwstream |= PCIE_LINK_STATE_L1;
467 * Spec 2.0 suggests all functions should be configured the
468 * same setting for ASPM. Enabling ASPM L1 should be done in
469 * upstream component first and then downstream, and vice
470 * versa for disabling ASPM L1. Spec doesn't mention L0S.
472 if (state & ASPM_STATE_L1)
473 pcie_config_aspm_dev(parent, upstream);
474 list_for_each_entry(child, &linkbus->devices, bus_list)
475 pcie_config_aspm_dev(child, dwstream);
476 if (!(state & ASPM_STATE_L1))
477 pcie_config_aspm_dev(parent, upstream);
479 link->aspm_enabled = state;
482 static void pcie_config_aspm_path(struct pcie_link_state *link)
484 while (link) {
485 pcie_config_aspm_link(link, policy_to_aspm_state(link));
486 link = link->parent;
490 static void free_link_state(struct pcie_link_state *link)
492 link->pdev->link_state = NULL;
493 kfree(link);
496 static int pcie_aspm_sanity_check(struct pci_dev *pdev)
498 struct pci_dev *child;
499 int pos;
500 u32 reg32;
502 * Some functions in a slot might not all be PCIe functions,
503 * very strange. Disable ASPM for the whole slot
505 list_for_each_entry(child, &pdev->subordinate->devices, bus_list) {
506 pos = pci_pcie_cap(child);
507 if (!pos)
508 return -EINVAL;
510 * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
511 * RBER bit to determine if a function is 1.1 version device
513 pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
514 if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) {
515 dev_printk(KERN_INFO, &child->dev, "disabling ASPM"
516 " on pre-1.1 PCIe device. You can enable it"
517 " with 'pcie_aspm=force'\n");
518 return -EINVAL;
521 return 0;
524 static struct pcie_link_state *alloc_pcie_link_state(struct pci_dev *pdev)
526 struct pcie_link_state *link;
528 link = kzalloc(sizeof(*link), GFP_KERNEL);
529 if (!link)
530 return NULL;
531 INIT_LIST_HEAD(&link->sibling);
532 INIT_LIST_HEAD(&link->children);
533 INIT_LIST_HEAD(&link->link);
534 link->pdev = pdev;
535 if (pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM) {
536 struct pcie_link_state *parent;
537 parent = pdev->bus->parent->self->link_state;
538 if (!parent) {
539 kfree(link);
540 return NULL;
542 link->parent = parent;
543 list_add(&link->link, &parent->children);
545 /* Setup a pointer to the root port link */
546 if (!link->parent)
547 link->root = link;
548 else
549 link->root = link->parent->root;
551 list_add(&link->sibling, &link_list);
552 pdev->link_state = link;
553 return link;
557 * pcie_aspm_init_link_state: Initiate PCI express link state.
558 * It is called after the pcie and its children devices are scaned.
559 * @pdev: the root port or switch downstream port
561 void pcie_aspm_init_link_state(struct pci_dev *pdev)
563 struct pcie_link_state *link;
564 int blacklist = !!pcie_aspm_sanity_check(pdev);
566 if (aspm_disabled || !pci_is_pcie(pdev) || pdev->link_state)
567 return;
568 if (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
569 pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM)
570 return;
572 /* VIA has a strange chipset, root port is under a bridge */
573 if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT &&
574 pdev->bus->self)
575 return;
577 down_read(&pci_bus_sem);
578 if (list_empty(&pdev->subordinate->devices))
579 goto out;
581 mutex_lock(&aspm_lock);
582 link = alloc_pcie_link_state(pdev);
583 if (!link)
584 goto unlock;
586 * Setup initial ASPM state. Note that we need to configure
587 * upstream links also because capable state of them can be
588 * update through pcie_aspm_cap_init().
590 pcie_aspm_cap_init(link, blacklist);
591 pcie_config_aspm_path(link);
593 /* Setup initial Clock PM state */
594 pcie_clkpm_cap_init(link, blacklist);
595 pcie_set_clkpm(link, policy_to_clkpm_state(link));
596 unlock:
597 mutex_unlock(&aspm_lock);
598 out:
599 up_read(&pci_bus_sem);
602 /* Recheck latencies and update aspm_capable for links under the root */
603 static void pcie_update_aspm_capable(struct pcie_link_state *root)
605 struct pcie_link_state *link;
606 BUG_ON(root->parent);
607 list_for_each_entry(link, &link_list, sibling) {
608 if (link->root != root)
609 continue;
610 link->aspm_capable = link->aspm_support;
612 list_for_each_entry(link, &link_list, sibling) {
613 struct pci_dev *child;
614 struct pci_bus *linkbus = link->pdev->subordinate;
615 if (link->root != root)
616 continue;
617 list_for_each_entry(child, &linkbus->devices, bus_list) {
618 if ((child->pcie_type != PCI_EXP_TYPE_ENDPOINT) &&
619 (child->pcie_type != PCI_EXP_TYPE_LEG_END))
620 continue;
621 pcie_aspm_check_latency(child);
626 /* @pdev: the endpoint device */
627 void pcie_aspm_exit_link_state(struct pci_dev *pdev)
629 struct pci_dev *parent = pdev->bus->self;
630 struct pcie_link_state *link, *root, *parent_link;
632 if (aspm_disabled || !pci_is_pcie(pdev) ||
633 !parent || !parent->link_state)
634 return;
635 if ((parent->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
636 (parent->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
637 return;
639 down_read(&pci_bus_sem);
640 mutex_lock(&aspm_lock);
642 * All PCIe functions are in one slot, remove one function will remove
643 * the whole slot, so just wait until we are the last function left.
645 if (!list_is_last(&pdev->bus_list, &parent->subordinate->devices))
646 goto out;
648 link = parent->link_state;
649 root = link->root;
650 parent_link = link->parent;
652 /* All functions are removed, so just disable ASPM for the link */
653 pcie_config_aspm_link(link, 0);
654 list_del(&link->sibling);
655 list_del(&link->link);
656 /* Clock PM is for endpoint device */
657 free_link_state(link);
659 /* Recheck latencies and configure upstream links */
660 if (parent_link) {
661 pcie_update_aspm_capable(root);
662 pcie_config_aspm_path(parent_link);
664 out:
665 mutex_unlock(&aspm_lock);
666 up_read(&pci_bus_sem);
669 /* @pdev: the root port or switch downstream port */
670 void pcie_aspm_pm_state_change(struct pci_dev *pdev)
672 struct pcie_link_state *link = pdev->link_state;
674 if (aspm_disabled || !pci_is_pcie(pdev) || !link)
675 return;
676 if ((pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
677 (pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
678 return;
680 * Devices changed PM state, we should recheck if latency
681 * meets all functions' requirement
683 down_read(&pci_bus_sem);
684 mutex_lock(&aspm_lock);
685 pcie_update_aspm_capable(link->root);
686 pcie_config_aspm_path(link);
687 mutex_unlock(&aspm_lock);
688 up_read(&pci_bus_sem);
692 * pci_disable_link_state - disable pci device's link state, so the link will
693 * never enter specific states
695 void pci_disable_link_state(struct pci_dev *pdev, int state)
697 struct pci_dev *parent = pdev->bus->self;
698 struct pcie_link_state *link;
700 if (aspm_disabled || !pci_is_pcie(pdev))
701 return;
702 if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
703 pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
704 parent = pdev;
705 if (!parent || !parent->link_state)
706 return;
708 down_read(&pci_bus_sem);
709 mutex_lock(&aspm_lock);
710 link = parent->link_state;
711 if (state & PCIE_LINK_STATE_L0S)
712 link->aspm_disable |= ASPM_STATE_L0S;
713 if (state & PCIE_LINK_STATE_L1)
714 link->aspm_disable |= ASPM_STATE_L1;
715 pcie_config_aspm_link(link, policy_to_aspm_state(link));
717 if (state & PCIE_LINK_STATE_CLKPM) {
718 link->clkpm_capable = 0;
719 pcie_set_clkpm(link, 0);
721 mutex_unlock(&aspm_lock);
722 up_read(&pci_bus_sem);
724 EXPORT_SYMBOL(pci_disable_link_state);
726 static int pcie_aspm_set_policy(const char *val, struct kernel_param *kp)
728 int i;
729 struct pcie_link_state *link;
731 for (i = 0; i < ARRAY_SIZE(policy_str); i++)
732 if (!strncmp(val, policy_str[i], strlen(policy_str[i])))
733 break;
734 if (i >= ARRAY_SIZE(policy_str))
735 return -EINVAL;
736 if (i == aspm_policy)
737 return 0;
739 down_read(&pci_bus_sem);
740 mutex_lock(&aspm_lock);
741 aspm_policy = i;
742 list_for_each_entry(link, &link_list, sibling) {
743 pcie_config_aspm_link(link, policy_to_aspm_state(link));
744 pcie_set_clkpm(link, policy_to_clkpm_state(link));
746 mutex_unlock(&aspm_lock);
747 up_read(&pci_bus_sem);
748 return 0;
751 static int pcie_aspm_get_policy(char *buffer, struct kernel_param *kp)
753 int i, cnt = 0;
754 for (i = 0; i < ARRAY_SIZE(policy_str); i++)
755 if (i == aspm_policy)
756 cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]);
757 else
758 cnt += sprintf(buffer + cnt, "%s ", policy_str[i]);
759 return cnt;
762 module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy,
763 NULL, 0644);
765 #ifdef CONFIG_PCIEASPM_DEBUG
766 static ssize_t link_state_show(struct device *dev,
767 struct device_attribute *attr,
768 char *buf)
770 struct pci_dev *pci_device = to_pci_dev(dev);
771 struct pcie_link_state *link_state = pci_device->link_state;
773 return sprintf(buf, "%d\n", link_state->aspm_enabled);
776 static ssize_t link_state_store(struct device *dev,
777 struct device_attribute *attr,
778 const char *buf,
779 size_t n)
781 struct pci_dev *pdev = to_pci_dev(dev);
782 struct pcie_link_state *link, *root = pdev->link_state->root;
783 u32 val = buf[0] - '0', state = 0;
785 if (n < 1 || val > 3)
786 return -EINVAL;
788 /* Convert requested state to ASPM state */
789 if (val & PCIE_LINK_STATE_L0S)
790 state |= ASPM_STATE_L0S;
791 if (val & PCIE_LINK_STATE_L1)
792 state |= ASPM_STATE_L1;
794 down_read(&pci_bus_sem);
795 mutex_lock(&aspm_lock);
796 list_for_each_entry(link, &link_list, sibling) {
797 if (link->root != root)
798 continue;
799 pcie_config_aspm_link(link, state);
801 mutex_unlock(&aspm_lock);
802 up_read(&pci_bus_sem);
803 return n;
806 static ssize_t clk_ctl_show(struct device *dev,
807 struct device_attribute *attr,
808 char *buf)
810 struct pci_dev *pci_device = to_pci_dev(dev);
811 struct pcie_link_state *link_state = pci_device->link_state;
813 return sprintf(buf, "%d\n", link_state->clkpm_enabled);
816 static ssize_t clk_ctl_store(struct device *dev,
817 struct device_attribute *attr,
818 const char *buf,
819 size_t n)
821 struct pci_dev *pdev = to_pci_dev(dev);
822 int state;
824 if (n < 1)
825 return -EINVAL;
826 state = buf[0]-'0';
828 down_read(&pci_bus_sem);
829 mutex_lock(&aspm_lock);
830 pcie_set_clkpm_nocheck(pdev->link_state, !!state);
831 mutex_unlock(&aspm_lock);
832 up_read(&pci_bus_sem);
834 return n;
837 static DEVICE_ATTR(link_state, 0644, link_state_show, link_state_store);
838 static DEVICE_ATTR(clk_ctl, 0644, clk_ctl_show, clk_ctl_store);
840 static char power_group[] = "power";
841 void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev)
843 struct pcie_link_state *link_state = pdev->link_state;
845 if (!pci_is_pcie(pdev) ||
846 (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
847 pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
848 return;
850 if (link_state->aspm_support)
851 sysfs_add_file_to_group(&pdev->dev.kobj,
852 &dev_attr_link_state.attr, power_group);
853 if (link_state->clkpm_capable)
854 sysfs_add_file_to_group(&pdev->dev.kobj,
855 &dev_attr_clk_ctl.attr, power_group);
858 void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev)
860 struct pcie_link_state *link_state = pdev->link_state;
862 if (!pci_is_pcie(pdev) ||
863 (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
864 pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
865 return;
867 if (link_state->aspm_support)
868 sysfs_remove_file_from_group(&pdev->dev.kobj,
869 &dev_attr_link_state.attr, power_group);
870 if (link_state->clkpm_capable)
871 sysfs_remove_file_from_group(&pdev->dev.kobj,
872 &dev_attr_clk_ctl.attr, power_group);
874 #endif
876 static int __init pcie_aspm_disable(char *str)
878 if (!strcmp(str, "off")) {
879 aspm_disabled = 1;
880 printk(KERN_INFO "PCIe ASPM is disabled\n");
881 } else if (!strcmp(str, "force")) {
882 aspm_force = 1;
883 printk(KERN_INFO "PCIe ASPM is forcedly enabled\n");
885 return 1;
888 __setup("pcie_aspm=", pcie_aspm_disable);
890 void pcie_no_aspm(void)
892 if (!aspm_force)
893 aspm_disabled = 1;
897 * pcie_aspm_enabled - is PCIe ASPM enabled?
899 * Returns true if ASPM has not been disabled by the command-line option
900 * pcie_aspm=off.
902 int pcie_aspm_enabled(void)
904 return !aspm_disabled;
906 EXPORT_SYMBOL(pcie_aspm_enabled);